SPRAD21G May 2022 – December 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
TI currently does not support configuring any other drive strength besides the nominal (default) value for SDIO and LVCMOS buffers, as the nominal value is the only configuration at which chip-level STA (Static Timing Analysis) is closed. The nominal value corresponds to a 40Ω for SDIO and 60Ω for LVCMOS. For processor families that implement a dedicated eMMC PHY (AM62Px), the nominal impedance is set to 50Ω. The IBIS model has been updated to contain only drive strengths where the timing is closed internally.
Refer below FAQ for information related to drive strength configuration support: