General
Review and verify the following for
the custom schematic design:
- Above sections, including relevant application notes and FAQ links
- Pin attributes (including
Reassigned DDRSS0 Pins on the AMK package), signal description, and
electrical specifications
- Electrical characteristics, timing parameters, and any additional available
information
- Connection of VDDS_MEM_1P1 (SDRAM IO supply) and VDDS_MEM_1P8 (SDRAM Core
supply) supplies
- Connection of bulk and decoupling capacitors for VDDS_MEM_1P1 and
VDDS_MEM_1P8
- DDR_ZQ (SDRAM Calibration Reference) Memory device IO calibration resistor
(240Ω, 1%) connected to VDD_DDR (VDDS_MEM_1P1)
- DDR0_CAL0 DDRSS IO pad calibration resistor (240Ω, 1%) connected to VSS
- To hold the reset signal low during power-on initialization, connection of
pulldown directly to DDR0_RESET0_N reset input pin
Schematic Review
Follow the below list for the custom
schematic design:
- Compare the bulk and decoupling capacitors used and the values with SK
schematics
- Value and tolerance used for the calibration resistors
- Reset pulldown value (add a pulldown (10kΩ) and placed near the reset input
pin DDR0_RESET0_N)
- Supply rails connected follow the ROC (process and LPDDR4 memory)
Additional
- Note the Recommended Operating Conditions including Operating junction
temperature range
- Refer to device-specific data sheet for LPDDR4 SDRAM data sheet
- AM625SIP is a System In Package (SIP) derivative of the ALW packaged AM6254
device, with the addition of an integrated LPDDR4 SDRAM. AM625SIP – AM6254
Sitara™ Processor with Integrated LPDDR4 SDRAM document only defines
differences or exceptions to the ALW packaged AM6254 device defined in AM62x
Sitara Processors Data sheet (revision B or later)