SPRAD62 February 2023 F29H850TU , F29H859TU-Q1 , TMS320F280023C , TMS320F280025C , TMS320F280025C-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038C-Q1 , TMS320F280039C , TMS320F280039C-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S , TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
The output signals of the TX tile are shown in Figure 4-5.
The SCLK and SCLKX2 clocks generated internally by the PWM are passed through the TX tile and driven on the GPIO pins. The output of the TX tile is driven on the CLB_SOUT pin. Finally, output 5 of the tile is driven to the CLB XBAR where it can be used to synchronize data transmission across multiple tiles.
The RX tile logic does not have any output signals.