SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
NO. | PARAMETER(1) | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | td(RXCLK) | RXCLK delay compensation at RX_DLYLINE_CTRL[RXCLK_DLY]=31 | 9.7 | 30 | ns |
2 | td(RXD0) | RXD0 delay compensation at RX_DLYLINE_CTRL[RXD0_DLY]=31 | 9.7 | 30 | ns |
3 | td(RXD1) | RXD1 delay compensation at RX_DLYLINE_CTRL[RXD1_DLY]=31 | 9.7 | 30 | ns |
4 | td(DELAY_ELEMENT) | Incremental delay of each delay line element for RXCLK, RXD0, and RXD1 | 0.29 | 1 | ns |
TDM1 | tskew(TDM_CLK-TDM_Dx) | Delay skew introduced between RXCLK-TDM_CLK delay and RXDx-TDM_Dx delays | -3 | 3 | ns |
TDM1 | td(RXCLK-TDM_CLK) | Delay time, RXCLK input to TDM_CLK output | 2 | 19.5 | ns |
TDM2 | td(RXD0-TXD0) | Delay time, RXD0 input to TXD0 output | 2 | 19.5 | ns |
TDM3 | td(RXD1-TXD1) | Delay time, RXD1 input to TXD1 output | 2 | 19.5 | ns |