SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(CLK) | Cycle time, EMIF clock EMxCLK | 10 | ns | |
1 | tc(CLK) | Cycle time, EMIF clock EMxCLK (With 210MHz Timing Closure) | 9.52 | ns | |
2 | tw(CLK) | Pulse width, EMIF clock EMxCLK high or low | 3 | ns | |
3 | td(CLKH-CSV) | Delay time, EMxCLK rising to EMxCS[y:2] valid | 8 | ns | |
4 | toh(CLKH-CSIV) | Output hold time, EMxCLK rising to EMxCS[y:2] invalid | 1 | ns | |
5 | td(CLKH-DQMV) | Delay time, EMxCLK rising to EMxDQM[y:0] valid | 8 | ns | |
6 | toh(CLKH-DQMIV) | Output hold time, EMxCLK rising to EMxDQM[y:0] invalid | 1 | ns | |
7 | td(CLKH-AV) | Delay time, EMxCLK rising to EMxA[y:0] and EMxBA[y:0] valid | 8 | ns | |
8 | toh(CLKH-AIV) | Output hold time, EMxCLK rising to EMxA[y:0] and EMxBA[y:0] invalid | 1 | ns | |
9 | td(CLKH-DV) | Delay time, EMxCLK rising to EMxD[y:0] valid | 8 | ns | |
10 | toh(CLKH-DIV) | Output hold time, EMxCLK rising to EMxD[y:0] invalid | 1 | ns | |
11 | td(CLKH-RASV) | Delay time, EMxCLK rising to EMxRAS valid | 8 | ns | |
12 | toh(CLKH-RASIV) | Output hold time, EMxCLK rising to EMxRAS invalid | 1 | ns | |
13 | td(CLKH-CASV) | Delay time, EMxCLK rising to EMxCAS valid | 8 | ns | |
14 | toh(CLKH-CASIV) | Output hold time, EMxCLK rising to EMxCAS invalid | 1 | ns | |
15 | td(CLKH-WEV) | Delay time, EMxCLK rising to EMxWE valid | 8 | ns | |
16 | toh(CLKH-WEIV) | Output hold time, EMxCLK rising to EMxWE invalid | 1 | ns | |
17 | td(CLKH-DHZ) | Delay time, EMxCLK rising to EMxD[y:0] tri-stated | 8 | ns | |
18 | toh(CLKH-DLZ) | Output hold time, EMxCLK rising to EMxD[y:0] driving | 1 | ns |