SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
There is a single R5FSS module integrated in the device MCU domain - MCU_R5FSS0. Figure 6-69 shows the MCU_R5FSS0 integration.
Table 6-157 through Table 6-159 summarize the MCU_R5FSS0 integration.
Module Instance | Attributes | ||||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
MCU_R5FSS0 | MCU_R5FSS0_CORE0 | WKUP_PSC0 | PD1 | LPSC19 | MCU_CBASS0 |
MCU_R5FSS0_CORE1 | WKUP_PSC0 | PD1 | LPSC20 | MCU_CBASS0 |
Clocks | |||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description | |
MCU_R5FSS0 | MCU_R5FSS0_CORE0_FCLK | MCU_SYSCLK0 (default) or MCU_SYSCLK0/3(1) | WKUP_PLLCTRL0 | MCU_R5FSS0_CORE0 functional clock | |
MCU_R5FSS0_CORE0_ICLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_R5FSS0_CORE0 interface clock | ||
MCU_R5FSS0_CORE1_FCLK | MCU_SYSCLK0 (default) or MCU_SYSCLK0/3(1) | WKUP_PLLCTRL0 | MCU_R5FSS0_CORE1 functional clock | ||
MCU_R5FSS0_CORE1_ICLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_R5FSS0_CORE1 interface clock | ||
Resets | |||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description | |
MCU_R5FSS0 | MCU_R5FSS0_CORE0_RST | MOD_G_RST | LPSC19 | MCU_R5FSS0_CORE0 main reset | |
MCU_R5FSS0_CORE0_DBG_RST | MOD_POR_RST | LPSC19 | MCU_R5FSS0_CORE0 debug reset (APB excluded) | ||
MCU_R5FSS0_CORE1_RST | MOD_G_RST | LPSC20 | MCU_R5FSS0_CORE1 main reset | ||
MCU_R5FSS0_CORE1_DBG_RST | MOD_POR_RST | LPSC20 | MCU_R5FSS0_CORE1 debug reset (APB excluded) |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCU_R5FSS0 | MCU_R5FSS0_CORE0 interrupts | ||||
MCU_R5FSS0_CORE0_PMU_0 | GIC500_SPI_IN_918 | COMPUTE_CLUSTER0 | MCU_R5FSS0_CORE0 performance monitor interrupt | Level | |
MCU_R5FSS0_CORE0_VALIRQ_0 | MCU_R5FSS0_CORE0_INTR_IN_56 | MCU_R5FSS0_CORE0 | MCU_R5FSS0_CORE0 validation IRQ interrupt | Level | |
MCU_R5FSS0_CORE0_VALFIQ_0 | MCU_R5FSS0_CORE0_INTR_IN_57 | MCU_R5FSS0_CORE0 | MCU_R5FSS0_CORE0 validation FIQ interrupt | Level | |
MCU_R5FSS0_CORE0_CTI_0 | MCU_R5FSS0_CORE0_INTR_IN_58 | MCU_R5FSS0_CORE0 | MCU_R5FSS0_CORE0 cross trigger interrupt | Level | |
MCU_R5FSS0_CORE1_INTR_IN_58 | MCU_R5FSS0_CORE1 | ||||
MCU_R5FSS0_COMMON0_COMMRX_LEVEL_0_0 | MCU_R5FSS0_CORE0_INTR_IN_60 | MCU_R5FSS0_CORE0 | MCU_R5FSS0_CORE0 DTRRX full interrupt | Level | |
MCU_R5FSS0_COMMON0_COMMTX_LEVEL_0_0 | MCU_R5FSS0_CORE0_INTR_IN_61 | MCU_R5FSS0_CORE0 | MCU_R5FSS0_CORE0 DTRTX empty interrupt | Level | |
MCU_R5FSS0_CORE0_ECC_CORRECTED_LEVEL_0 | MCU_ESM0_LVL_IN_32 | MCU_ESM0 | MCU_R5FSS0_CORE0 SEC ECC interrupt | Level | |
MCU_R5FSS0_CORE0_ECC_UNCORRECTED_LEVEL_0 | MCU_ESM0_LVL_IN_33 | MCU_ESM0 | MCU_R5FSS0_CORE0 DED ECC interrupt | Level | |
MCU_R5FSS0_CORE0_EXP_INTR_0 | MCU_ESM0_LVL_IN_36 | MCU_ESM0 | MCU_R5FSS0_CORE0 RAT exception interrupt | Level | |
MCU_R5FSS0_CORE0_INTR_IN_146 | MCU_R5FSS0_CORE0 | ||||
MCU_R5FSS0_CORE0_INTR_IN_146 | MCU_R5FSS0_CORE0 | ||||
MCU_R5FSS0_COMMON0_ECC_SE_TO_ESM_0_0 | MCU_ESM0_LVL_IN_50 | MCU_ESM0 | MCU_R5FSS0_CORE0 ECC single-bit error interrupt (cache and TCM RAMs) | Level | |
MCU_R5FSS0_COMMON0_ECC_DE_TO_ESM_0_0 | MCU_ESM0_LVL_IN_51 | MCU_ESM0 | MCU_R5FSS0_CORE0 ECC double-bit error interrupt (cache and TCM RAMs) | Level | |
MCU_R5FSS0_CORE1 interrupts | |||||
MCU_R5FSS0_CORE1_PMU_0 | GIC500_SPI_IN_919 | COMPUTE_CLUSTER0 | MCU_R5FSS0_CORE1 performance monitor interrupt | Level | |
MCU_R5FSS0_CORE1_VALIRQ_0 | MCU_R5FSS0_CORE1_INTR_IN_56 | MCU_R5FSS0_CORE1 | MCU_R5FSS0_CORE1 validation IRQ interrupt | Level | |
MCU_R5FSS0_CORE1_VALFIQ_0 | MCU_R5FSS0_CORE1_INTR_IN_57 | MCU_R5FSS0_CORE1 | MCU_R5FSS0_CORE1 validation FIQ interrupt | Level | |
MCU_R5FSS0_CORE1_CTI_0 | MCU_R5FSS0_CORE1_INTR_IN_59 | MCU_R5FSS0_CORE1 | MCU_R5FSS0_CORE1 cross trigger interrupt | Level | |
MCU_R5FSS0_CORE0_INTR_IN_59 | MCU_R5FSS0_CORE0 | ||||
MCU_R5FSS0_COMMON0_COMMRX_LEVEL_1_0 | MCU_R5FSS0_CORE1_INTR_IN_60 | MCU_R5FSS0_CORE1 | MCU_R5FSS0_CORE1 DTRRX full interrupt | Level | |
MCU_R5FSS0_COMMON0_COMMTX_LEVEL_1_0 | MCU_R5FSS0_CORE1_INTR_IN_61 | MCU_R5FSS0_CORE1 | MCU_R5FSS0_CORE1 DTRTX empty interrupt | Level | |
MCU_R5FSS0_CORE1_ECC_CORRECTED_LEVEL_0 | MCU_ESM0_LVL_IN_34 | MCU_ESM0 | MCU_R5FSS0_CORE1 SEC ECC interrupt | Level | |
MCU_R5FSS0_CORE1_ECC_UNCORRECTED_LEVEL_0 | MCU_ESM0_LVL_IN_35 | MCU_ESM0 | MCU_R5FSS0_CORE1 DED ECC interrupt | Level | |
MCU_R5FSS0_CORE1_EXP_INTR_0 | MCU_ESM0_LVL_IN_37 | MCU_ESM0 | MCU_R5FSS0_CORE1 RAT exception interrupt | Level | |
MCU_R5FSS0_CORE1_INTR_IN_147 | MCU_R5FSS0_CORE1 | ||||
MCU_R5FSS0_CORE1_INTR_IN_147 | MCU_R5FSS0_CORE1 | ||||
MCU_R5FSS0_COMMON0_ECC_SE_TO_ESM_1_0 | MCU_ESM0_LVL_IN_52 | MCU_ESM0 | MCU_R5FSS0_CORE1 ECC single-bit error interrupt (cache and TCM RAMs) | Level | |
MCU_R5FSS0_COMMON0_ECC_DE_TO_ESM_1_0 | MCU_ESM0_LVL_IN_53 | MCU_ESM0 | MCU_R5FSS0_CORE1 ECC double-bit error interrupt (cache and TCM RAMs) | Level | |
MCU_R5FSS0_CCMR5 interrupts | |||||
MCU_R5FSS0_COMMON0_SELFTEST_ERR_PULSE_0 | MCU_ESM0_PLS_IN_96 | MCU_ESM0 | MCU_R5FSS0 self test failure interrupt | Pulse | |
MCU_R5FSS0_COMMON0_COMPARE_ERR_PULSE_0 | MCU_ESM0_PLS_IN_97 | MCU_ESM0 | MCU_R5FSS0 CPU bus compare failure interrupt | Pulse | |
MCU_R5FSS0_COMMON0_BUS_MONITOR_ERR_PULSE_0 | MCU_ESM0_PLS_IN_98 | MCU_ESM0 | MCU_R5FSS0 inactivity monitor failure interrupt | Pulse | |
MCU_R5FSS0_COMMON0_VIM_COMPARE_ERR_PULSE_0 | MCU_ESM0_PLS_IN_99 | MCU_ESM0 | MCU_R5FSS0 VIM bus compare failure interrupt | Pulse | |
MCU_R5FSS0_CCM_COMPARE_STAT_PULSE_INTR_0 | MCU_ESM0_PLS_IN_100 | MCU_ESM0 | MCU_R5FSS0 CCMR5 in self test or split mode interrupt | Pulse | |
MCU_R5FSS0_ESM interrupts | |||||
MCU_R5FSS0_ECC_DE_TO_ESM_0 | MCU_ESM0_LVL_IN_51 | MCU_ESM0 | MCU_R5FSS0 ESM interrupt | Level | |
MCU_R5FSS0_ECC_DE_TO_ESM_1 | MCU_ESM0_LVL_IN_53 | MCU_ESM0 | MCU_R5FSS0 ESM interrupt | Level | |
MCU_R5FSS0_ECC_SE_TO_ESM_0 | MCU_ESM0_LVL_IN_50 | MCU_ESM0 | MCU_R5FSS0 ESM interrupt | Level | |
MCU_R5FSS0_ECC_SE_TO_ESM_1 | MCU_ESM0_LVL_IN_52 | MCU_ESM0 | MCU_R5FSS0 ESM interrupt | Level |