SPRUIV7B May 2022 – September 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
The Arm Cortex-A53 Cluster is provided by Arm and configured by TI. Table 7-1 summarizes the configuration of the Arm Cortex-A53 Cluster on this SoC.
Parameter | Value |
---|---|
Core Type | A53 |
Core Revision | r0p4 |
Number of Cores | 4 |
Bus Width | 256 |
L1 Instruction Cache Size | 32K |
L1 Data Cache Size | 32K |
L2 Cache Size | 512K |
SCU-L2 Cache Protection | Included |
Advanced SIMD and Floating Point Extension | Included |
Cryptography Extension | Included |
CPU Cache Protection | Included |
AMBA5 CHI or AMBA4 ACE Interface | AMBA4 ACE (configured for AXI using tie-offs) |
Accelerator Coherency Port (ACP) | Included |
V7 or v8 Debug Memory Map | v8 |
For a brief list of features supported by the Arm Cortex-A53 Cluster, see A53SS Features.
For detailed description of the Arm A53 Cluster, see the ARM®Cortex®-A53 MPCore Processor Technical Reference Manual.