SPRUIY2 November 2024 F29H850TU , F29H859TU-Q1
This manual describes the CPU architecture, interrupt, pipeline, addressing modes, safety and security aspects of the CPU. This manual also describes emulation features available on these devices. A summary of the chapters follows.
This chapter introduces the CPU that is at the heart of each F29x device. The chapter includes a memory-map and a high-level description of the memory interface that connects the core with memory and peripheral devices.
This chapter describes the architecture, registers, and primary functions of the CPU. The chapter includes detailed descriptions of the flag and control bits in the most important CPU registers, status registers ISTS, DSTS, and ESTS.
This chapter describes the interrupts and how the interrupts are handled by the CPU. The chapter also explains the effects of a reset on the CPU and includes discussion of the automatic context save performed by the CPU prior to servicing an interrupt.
This chapter describes the phases and operation of the instruction pipeline. The chapter is primarily for readers interested in increasing the efficiency of the programs by preventing pipeline delays.
This chapter explains the modes that the assembly language instructions accept data and access register and memory locations. The chapter includes a description of how addressing-mode information is encoded in opcodes.
This chapter describes safety and security approach adopted by F29x architecture. This chapters explains the concepts of task isolation, LINK, STACK, and ZONE with examples.
This chapter describes the F29x emulation features that can be used with only a JTAG port and two additional emulation pins.