SPRUIY4B February 2023 – May 2024 TMS320F2800152-Q1 , TMS320F2800153-Q1 , TMS320F2800154-Q1 , TMS320F2800155 , TMS320F2800155-Q1 , TMS320F2800156-Q1 , TMS320F2800157 , TMS320F2800157-Q1
Table 4-3 shows the PIE group and channel assignments for each peripheral interrupt. Each row is a group, and each column is a channel within that group. When multiple interrupts are pending, the lowest-numbered channel is the lowest-numbered group is serviced first. Thus, the interrupts at the top of the table have the highest priority, and the interrupts at the bottom have the lowest priority.
INTx.1 | INTx.2 | INTx.3 | INTx.4 | INTx.5 | INTx.6 | INTx.7 | INTx.8 | |
---|---|---|---|---|---|---|---|---|
INT1.y | ADCA1 | ADCC1 | - | XINT1 | XINT2 | SYS_ERR | TIMER0 | WAKE |
INT2.y | EPWM1_TZ | EPWM2_TZ | EPWM3_TZ | EPWM4_TZ | EPWM5_TZ | EPWM6_TZ | EPWM7_TZ | - |
INT3.y | EPWM1 | EPWM2 | EPWM3 | EPWM4 | EPWM5 | EPWM6 | EPWM7 | - |
INT4.y | ECAP1 | ECAP2 | ECAP3 | - | - | - | - | - |
INT5.y | EQEP1 | EQEP2 | - | - | - | - | - | - |
INT6.y | SPIA_RX | SPIA_TX | - | - | LINA_0 | LINA_1 | DCC0 | - |
INT7.y | - | - | - | - | - | - | PMBUSA | - |
INT8.y | I2CA | I2CA_FIFO | I2CB | I2CB_FIFO | SCIC_RX | SCIC_TX | - | - |
INT9.y | SCIA_RX | SCIA_TX | SCIB_RX | SCIB_TX | CANA_0 | CANA_1 | MCANSS0 | MCANSS1 |
INT10.y | ADCA_EVT | ADCA2 | ADCA3 | ADCA4 | ADCC_EVT | ADCC2 | ADCC3 | ADCC4 |
INT11.y | - | - | - | - | - | - | - | - |
INT12.y | XINT3 | XINT4 | XINT5 | - | FLSS_INT | VCRC | MCANSS WAKE AND TS PLS | MCANSS ECC CORR PLS |