SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
SOC_TIMESYNC_XBAR1 | ✔ | VBUSP INFRA Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
SOC_TIMESYNC_XBAR1 | CLK | SYSCLK | MSS_RCM | 200 MHz |
SOC_TIMESYNC_XBAR1 Functional and Interface clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
SOC_TIMESYNC_XBAR1 | RST | SYS_RST | RCM + Warm Reset Sources |
SOC_TIMESYNC_XBAR1 Reset |
Module Instance | Module Sync Output | Destination Sync Signal | Destination | Type | Description |
---|---|---|---|---|---|
SOC_TIMESYNC_XBAR1 | SYNCEVENT_OUT0 | EDMA_TRIGGERXBAR_IN111 | EDMA_TRIGGERXBAR | Edge | Selectablesync event 0 |
SYNCEVENT_OUT1 | EDMA_TRIGGERXBAR_IN112 | EDMA_TRIGGERXBAR | Selectablesync event 1 | ||
SYNCEVENT_OUT2 | R5SS0_CORE0_INTR138 | R5SS0_CORE 0_VIM | Selectablesync event 2 | ||
SYNCEVENT_OUT3 | R5SS0_CORE0_INTR139 | R5SS0_CORE 0_VIM | Selectablesync event 3 | ||
SYNCEVENT_OUT4 | R5SS0_CORE0_INTR140 | R5SS0_CORE 0_VIM | Selectablesync event 4 | ||
SYNCEVENT_OUT5 | R5SS0_CORE0_INTR141 | R5SS0_CORE 0_VIM | Selectablesync event 5 | ||
SYNCEVENT_OUT6 | R5SS0_CORE1_INTR138 | R5SS0_CORE 1_VIM | Selectablesync event 6 | ||
SYNCEVENT_OUT7 | R5SS0_CORE1_INTR139 | R5SS0_CORE 1_VIM | Selectablesync event 7 | ||
SYNCEVENT_OUT8 | R5SS0_CORE1_INTR140 | R5SS0_CORE 1_VIM | Selectablesync event 8 | ||
SYNCEVENT_OUT9 | R5SS0_CORE1_INTR141 | R5SS0_CORE 1_VIM | Selectablesync event 9 | ||
SYNCEVENT_OUT10 |
ICSS0_EDC_LATCH0_IN |
PRU_ICSS0 | Selectablesync event 10 | ||
SYNCEVENT_OUT11 |
ICSS0_EDC_LATCH1_IN |
PRU_ICSS0 | Selectablesync event 11 | ||
SYNCEVENT_OUT12 | ICSS0_IEP_CAP_INT R0 | PRU_ICSS0 | Selectablesync event 12 | ||
SYNCEVENT_OUT13 | ICSS0_IEP_CAP_INT R1 | PRU_ICSS0 | Selectablesync event 13 | ||
SYNCEVENT_OUT14 | ICSS0_IEP_CAP_INT R2 | PRU_ICSS0 | Selectablesync event 14 | ||
SYNCEVENT_OUT15 | ICSS0_IEP_CAP_INT R3 | PRU_ICSS0 | Selectablesync event 15 | ||
SYNCEVENT_OUT16 | ICSS0_IEP_CAP_INT R4 | PRU_ICSS0 | Selectablesync event 16 | ||
SOC_TIMESYNC_XBAR1 | SYNCEVENT_OUT17 | ICSS0_IEP_CAP_INT R5 | PRU_ICSS0 | Edge | Selectablesync event 17 |
SYNCEVENT_OUT18 | CPTS_HW1_TS_PUSH | CPSW0_CPTS | Selectablesync event 18 | ||
SYNCEVENT_OUT19 | CPTS_HW2_TS_PUSH | CPSW0_CPTS | Selectablesync event 19 | ||
SYNCEVENT_OUT20 | CPTS_HW3_TS_PUSH | CPSW0_CPTS | Selectablesync event 20 | ||
SYNCEVENT_OUT21 | CPTS_HW4_TS_PUSH | CPSW0_CPTS | Selectablesync event 21 | ||
SYNCEVENT_OUT22 | CPTS_HW5_TS_PUSH | CPSW0_CPTS | Selectablesync event 22 | ||
SYNCEVENT_OUT23 | CPTS_HW6_TS_PUSH | CPSW0_CPTS | Selectablesync event 23 | ||
SYNCEVENT_OUT24 | CPTS_HW7_TS_PUSH | CPSW0_CPTS | Selectablesync event 24 | ||
SYNCEVENT_OUT25 | CPTS_HW8_TS_PUSH | CPSW0_CPTS | Selectablesync event 25 | ||
SYNCEVENT_OUT26 | R5SS1_CORE0_INTR138 | R5SS1_CORE 0_VIM | Selectablesync event 26 | ||
SYNCEVENT_OUT27 | R5SS1_CORE0_INTR139 | R5SS1_CORE 0_VIM | Selectablesync event 27 | ||
SYNCEVENT_OUT28 | R5SS1_CORE0_INTR140 | R5SS1_CORE 0_VIM | Selectablesync event 28 | ||
SYNCEVENT_OUT29 | R5SS1_CORE0_INTR141 | R5SS1_CORE 0_VIM | Selectablesync event 29 | ||
SYNCEVENT_OUT30 | R5SS1_CORE1_INTR138 | R5SS1_CORE 1_VIM | Selectablesync event 30 | ||
SYNCEVENT_OUT31 | R5SS1_CORE1_INTR139 | R5SS1_CORE 1_VIM | Selectablesync event 31 | ||
SYNCEVENT_OUT32 | R5SS1_CORE1_INTR140 | R5SS1_CORE 1_VIM | Selectablesync event 32 | ||
SYNCEVENT_OUT33 | R5SS1_CORE1_INTR141 | R5SS1_CORE 1_VIM | Selectablesync event 33 |
Module Instance | Module Sync Input | TimeSync Event Sources |
---|---|---|
SOC_TIMESYNC_XBAR1 |
SYNCEVENT_IN[15:0] |
See SOC_TIMESYNC_XBAR1 Event Map table for time sync event mapping. |