SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The R5SS*_CONTROL register configures the lockstep/dual core behavior of the R5SS*.
When R5SS*_CONTROL.LOCK_STEP is progammed to 0x7, it configures R5SS* to be in lockstep. When programmed to 0x0, it configures R5SS* to be in dual core mode.
A reset must be issued to R5SS* to switch between dual core and lockstep mode.
When R5SS*_CONTROL.RESET_FSM_TRIGGER is programmed to 0x7, it issues a reset to R5SS*.