SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Table 10-22 shows the mapping of events to the ESM0.
Interrupt Input Line | Interrupt ID | Interrupt Source | Interrupt Signal |
---|---|---|---|
ESM_LVL_EVENT_0 | 0 | EFUSE | efc_error |
ESM_LVL_EVENT_1 | 1 | EFUSE | efs_autoload_error |
ESM_LVL_EVENT_2 | 2 | MCAN0 | MCAN0_ecc_corr_lvl_int |
ESM_LVL_EVENT_3 | 3 | MCAN0 | MCAN0_ecc_uncorr_lvl_int |
ESM_LVL_EVENT_4 | 4 | MCAN1 | MCAN1_ecc_corr_lvl_int |
ESM_LVL_EVENT_5 | 5 | MCAN1 | MCAN1_ecc_uncorr_lvl_int |
ESM_LVL_EVENT_6 | 6 | MCAN2 | MCAN2_ecc_corr_lvl_int |
ESM_LVL_EVENT_7 | 7 | MCAN2 | MCAN2_ecc_uncorr_lvl_int |
ESM_LVL_EVENT_8 | 8 | MCAN3 | MCAN3_ecc_corr_lvl_int |
ESM_LVL_EVENT_9 | 9 | MCAN3 | MCAN3_ecc_uncorr_lvl_int |
ESM_LVL_EVENT_10 | 10 | R5FSS0_CORE0 | R5FSS0_livelock_0 |
ESM_LVL_EVENT_11 | 11 | R5FSS0_CORE1 | R5FSS0_livelock_1 |
ESM_LVL_EVENT_12 | 12 | R5FSS1_CORE0 | R5FSS1_livelock_0 |
ESM_LVL_EVENT_13 | 13 | R5FSS1_CORE1 | R5FSS1_livelock_1 |
ESM_LVL_EVENT_14 | 14 | R5FSS0_CORE0 | R5FSS0_CORE0_TCMADDR_err |
ESM_LVL_EVENT_15 | 15 | R5FSS0_CORE1 | R5FSS0_CORE1_TCMADDR_err |
ESM_LVL_EVENT_16 | 16 | R5FSS1_CORE0 | R5FSS1_CORE0_TCMADDR_err |
ESM_LVL_EVENT_17 | 17 | R5FSS1_CORE1 | R5FSS1_CORE1_TCMADDR_err |
ESM_LVL_EVENT_18 | 18 | Reserved | Reserved |
ESM_LVL_EVENT_19 | 19 | ECC_AGGREGATOR | soc_eccagg_corr_level |
ESM_LVL_EVENT_20 | 20 | ECC_AGGREGATOR | soc_eccagg_uncorr_level |
ESM_LVL_EVENT_21 | 21 | DCC0 | DCC0_err |
ESM_LVL_EVENT_22 | 22 | DCC1 | DCC1_err |
ESM_LVL_EVENT_23 | 23 | DCC2 | DCC2_err |
ESM_LVL_EVENT_24 | 24 | DCC3 | DCC3_err |
ESM_LVL_EVENT_25 | 25 | CORE_PLL | pll_core_lockloss |
ESM_LVL_EVENT_26 | 26 | PERI_PLL | pll_per_lockloss |
ESM_LVL_EVENT_27 | 27 | RCOSC | rcref_clk_loss_detect |
ESM_LVL_EVENT_28 | 28 | HSM | HSM_ESM_high_intr |
ESM_LVL_EVENT_29 | 29 | HSM | HSM_ESM_low_intr |
ESM_LVL_EVENT_30 | 30 | XTAL | crystal_clockloss |
ESM_LVL_EVENT_31 | 31 | Aggregated VBUSP Error | Aggregated_VBUSP_error_H |
ESM_LVL_EVENT_32 | 32 | Reserved | Reserved |
ESM_LVL_EVENT_33 | 33 | Aggregated VBUSM Error | Aggregated_VBUSM_error_H |
ESM_LVL_EVENT_34 | 34 | Aggregated VBUSM Error | Aggregated_VBUSM_error_L |
ESM_LVL_EVENT_35 | 35 | Reserved | Reserved |
ESM_LVL_EVENT_36 | 36 | Reserved | Reserved |
ESM_LVL_EVENT_37 | 37 | Reserved | Reserved |
ESM_LVL_EVENT_38 | 38 | Reserved | Reserved |
ESM_LVL_EVENT_39 | 39 | Reserved | Reserved |
ESM_LVL_EVENT_40 | 40 | Reserved | Reserved |
ESM_LVL_EVENT_41 | 41 | VMON_ERR_H | voltage_monitor_err_H |
ESM_LVL_EVENT_42 | 42 | VMON_ERR_L | voltage_monitor_err_L |
ESM_LVL_EVENT_43 | 43 | Reserved | Reserved |
ESM_LVL_EVENT_44 | 44 | THERMAL_MONITOR | thermal_monitor_critical |
ESM_LVL_EVENT_45 | 45 | CPSW | CPSW_ECC_SEC_PEND_INTR |
ESM_LVL_EVENT_46 | 46 | CPSW | CPSW_ECC_DED_PEND_INTR |
ESM_LVL_EVENT_47 | 47 | R5FSS0_CORE0 | R5FSS0_CORE0_ecc_corrected_level.0 |
ESM_LVL_EVENT_48 | 48 | R5FSS0_CORE0 | R5FSS0_CORE0_ecc_uncorrected_level.0 |
ESM_LVL_EVENT_49 | 49 | R5FSS0_CORE1 | R5FSS0_CORE1_ecc_corrected_level.0 |
ESM_LVL_EVENT_50 | 50 | R5FSS0_CORE1 | R5FSS0_CORE1_ecc_uncorrected_level.0 |
ESM_LVL_EVENT_51 | 51 | R5FSS0_CORE0 | R5FSS0_ecc_de_to_esm_0.0 |
ESM_LVL_EVENT_52 | 52 | R5FSS0_CORE1 | R5FSS0_ecc_de_to_esm_1.0 |
ESM_LVL_EVENT_53 | 53 | R5FSS0_CORE0 | R5FSS0_ecc_se_to_esm_0.0 |
ESM_LVL_EVENT_54 | 54 | R5FSS0_CORE1 | R5FSS0_ecc_se_to_esm_1.0 |
ESM_LVL_EVENT_55 | 55 | R5FSS1_CORE0 | R5FSS1_CORE0_ecc_corrected_level.0 |
ESM_LVL_EVENT_56 | 56 | R5FSS1_CORE0 | R5FSS1_CORE0_ecc_uncorrected_level.0 |
ESM_LVL_EVENT_57 | 57 | R5FSS1_CORE1 | R5FSS1_CORE1_ecc_corrected_level.0 |
ESM_LVL_EVENT_58 | 58 | R5FSS1_CORE1 | R5FSS1_CORE1_ecc_uncorrected_level.0 |
ESM_LVL_EVENT_59 | 59 | R5FSS0_CORE0 | R5FSS1_ecc_de_to_esm_0.0 |
ESM_LVL_EVENT_60 | 60 | R5FSS0_CORE1 | R5FSS1_ecc_de_to_esm_1.0 |
ESM_LVL_EVENT_61 | 61 | R5FSS0_CORE0 | R5FSS1_ecc_se_to_esm_0.0 |
ESM_LVL_EVENT_62 | 62 | R5FSS0_CORE1 | R5FSS1_ecc_se_to_esm_1.0 |
ESM_LVL_EVENT_63 |
63 |
EDMA0 |
tpcc_a_err_intagg |
Interrupt Input Line | Interrupt ID | Interrupt Source | Interrupt Signal |
---|---|---|---|
ESM_PLS_EVENT_0 | 0 | WWDT0 | RTI0_WWD_NMI |
ESM_PLS_EVENT_1 | 1 | WWDT1 | RTI1_WWD_NMI |
ESM_PLS_EVENT_2 | 2 | WWDT2 | RTI2_WWD_NMI |
ESM_PLS_EVENT_3 | 3 | WWDT3 | RTI3_WWD_NMI |
ESM_PLS_EVENT_4 | 4 | EDMA0 | TPCC_errint |
ESM_PLS_EVENT_5 | 5 | R5FSS0 | R5FSS0_bus_monitor_err_pulse.0 |
ESM_PLS_EVENT_6 | 6 | R5FSS0 | R5FSS0_compare_err_pulse.0 |
ESM_PLS_EVENT_7 | 7 | R5FSS0 | R5FSS0_vim_compare_err_pulse.0 |
ESM_PLS_EVENT_8 | 8 | R5FSS0 | R5FSS0_cpu_miscompare_pulse.0 |
ESM_PLS_EVENT_9 | 9 | R5FSS1 | R5FSS1_bus_monitor_err_pulse.0 |
ESM_PLS_EVENT_10 | 10 | R5FSS1 | R5FSS1_compare_err_pulse.0 |
ESM_PLS_EVENT_11 | 11 | R5FSS1 | R5FSS1_vim_compare_err_pulse.0 |
ESM_PLS_EVENT_12 | 12 | R5FSS1 | R5FSS1_cpu_miscompare_pulse.0 |
ESM_PLS_EVENT_13 | 13 | PRU_ICSSM0 | pr1_ecc_ded_err_req |
ESM_PLS_EVENT_14 | 14 | PRU_ICSSM0 | pr1_ecc_sec_err_req |
ESM_PLS_EVENT_15 | 15 | SRAM Bank 0 | sram0_ecc_uncorr_pulse |
ESM_PLS_EVENT_16 | 16 | SRAM Bank 1 | sram1_ecc_uncorr_pulse |
ESM_PLS_EVENT_17 | 17 | SRAM Bank 2 | sram2_ecc_uncorr_pulse |
ESM_PLS_EVENT_18 | 18 | SRAM Bank 3 | sram3_ecc_uncorr_pulse |
ESM_PLS_EVENT_19 | 19 | CCM0 | CCM_0_selftest_err |
ESM_PLS_EVENT_20 | 20 | CCM0 | CCM_0_lockstep_compare_err |
ESM_PLS_EVENT_21 | 21 | CCM1 | CCM_1_selftest_err |
ESM_PLS_EVENT_22 |
22 |
CCM1 |
CCM_1_lockstep_compare_err |