SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There is 1x MMCSD integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of the MMC/SD module.
MMCSD Instance | Device Allocation | SoC Interconnect |
---|---|---|
MMCSD0 | ✓ | CORE VBUSM Interconnect |
MMCSD Instance | MMCSD Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
MMCSD0 | MMCSD0_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | MMC/SD Interface Clock |
MMCSD0_32K_CLK | MMCSD0_32K_CLK | XTALCLK | 32 KHz | MMC/SD Debounce Clock | |
MMCSD0_FCLK (MMCSD_CLK) |
WUCPUCLK |
Oscillator Clock |
25 MHz |
MMC/SD Interface Clock | |
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT0 (not supported) |
PLL_CORE_CLK: |
400 MHz |
|||
RCCLK10M |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External XTAL |
25 MHz |
|||
RCCLK10M | Internal 10 MHz RC Oscillator (RCCLK10M) | 10 MHz |
MMCSD Instance | MMCSD Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
MMCSD0 | MMCSD0_RST | Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | MMCSD0 Asynchronous Reset |
MMCSD Instance | MMCSD Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
MMCSD0 |
MMCSD0_INT_req_0 |
MMCSD0_INT_req_0 |
ALL R5FSS Cores | Level | MMC/SD Interrupt |
MMCSD Instance | MMCSD DMA Event | Destination DMA Event Input | Destination | Type | Description |
---|---|---|---|---|---|
MMCSD0 |
MMCSD0_DMA_RD_REQ |
MMCSD0_DMA_RD_REQ | EDMA Crossbar (DMA_XBAR) | Level | MMC/SD DMA Read Request |
MMCSD0_DMA_WR_REQ |
MMCSD0_DMA_WR_REQ | MMC/SD DMA Write Request |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.