SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Table 10-18 shows the mapping of events to the R5FSS0_CORE1.
Both R5FSS0_CORE1 and R5FSS0_CORE0 use the R5FSS0_CORE0 interrupt map when operating in lockstep mode.
Interrupt Input Line | Interrupt ID | Source Interrupt | Interrupt type |
---|---|---|---|
R5FSS0_CORE1_INTR_IN_0 | 0 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_0 | Level |
R5FSS0_CORE1_INTR_IN_1 | 1 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_1 | Level |
R5FSS0_CORE1_INTR_IN_2 | 2 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_2 | Level |
R5FSS0_CORE1_INTR_IN_3 | 3 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_3 | Level |
R5FSS0_CORE1_INTR_IN_4 | 4 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_4 | Level |
R5FSS0_CORE1_INTR_IN_5 | 5 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_5 | Level |
R5FSS0_CORE1_INTR_IN_6 | 6 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_6 | Level |
R5FSS0_CORE1_INTR_IN_7 | 7 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_HOST_INTR_PEND_7 | Level |
R5FSS0_CORE1_INTR_IN_8 | 8 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_RX_SOF_INTR_REQ_0 | Pulse |
R5FSS0_CORE1_INTR_IN_9 | 9 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_RX_SOF_INTR_REQ_1 | Pulse |
R5FSS0_CORE1_INTR_IN_10 | 10 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_TX_SOF_INTR_REQ_0 | Pulse |
R5FSS0_CORE1_INTR_IN_11 | 11 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_TX_SOF_INTR_REQ_1 | Pulse |
R5FSS0_CORE1_INTR_IN_12 | 12 | R5FSS0_CORE1_INTR_CPSW0_FH_INTR |
Pulse |
R5FSS0_CORE1_INTR_IN_13 | 13 | R5FSS0_CORE1_INTR_CPSW0_TH_INTR |
Pulse |
R5FSS0_CORE1_INTR_IN_14 | 14 | R5FSS0_CORE1_INTR_CPSW0_TH_THRESH_INTR |
Level |
R5FSS0_CORE1_INTR_IN_15 | 15 | R5FSS0_CORE1_INTR_CPSW0_MISC_INTR |
Level |
R5FSS0_CORE1_INTR_IN_16 | 16 | R5FSS0_CORE1_INTR_LIN0_INTR_0 |
Pulse |
R5FSS0_CORE1_INTR_IN_17 | 17 | R5FSS0_CORE1_INTR_LIN0_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_18 | 18 | R5FSS0_CORE1_INTR_LIN1_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_19 | 19 | R5FSS0_CORE1_INTR_LIN1_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_20 | 20 | R5FSS0_CORE1_INTR_LIN2_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_21 | 21 | R5FSS0_CORE1_INTR_LIN2_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_22 | 22 | R5FSS0_CORE1_INTR_LIN3_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_23 | 23 | R5FSS0_CORE1_INTR_LIN3_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_24 | 24 | R5FSS0_CORE1_INTR_LIN4_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_25 | 25 | R5FSS0_CORE1_INTR_LIN4_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_26 | 26 | R5FSS0_CORE1_INTR_MCAN0_EXT_TS_ROLLOVER_LVL_INT_0 |
Level |
R5FSS0_CORE1_INTR_IN_27 | 27 | R5FSS0_CORE1_INTR_MCAN0_MCAN_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_28 | 28 | R5FSS0_CORE1_INTR_MCAN0_MCAN_LVL_INT_1 | Level |
R5FSS0_CORE1_INTR_IN_29 | 29 | R5FSS0_CORE1_INTR_MCAN1_EXT_TS_ROLLOVER_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_30 | 30 | R5FSS0_CORE1_INTR_MCAN1_MCAN_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_31 | 31 | R5FSS0_CORE1_INTR_MCAN1_MCAN_LVL_INT_1 | Level |
R5FSS0_CORE1_INTR_IN_32 | 32 | R5FSS0_CORE1_INTR_MCAN2_EXT_TS_ROLLOVER_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_33 | 33 | R5FSS0_CORE1_INTR_MCAN2_MCAN_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_34 | 34 | R5FSS0_CORE1_INTR_MCAN2_MCAN_LVL_INT_1 | Level |
R5FSS0_CORE1_INTR_IN_35 | 35 | R5FSS0_CORE1_INTR_MCAN3_EXT_TS_ROLLOVER_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_36 | 36 | R5FSS0_CORE1_INTR_MCAN3_MCAN_LVL_INT_0 | Level |
R5FSS0_CORE1_INTR_IN_37 | 37 | R5FSS0_CORE1_INTR_MCAN3_MCAN_LVL_INT_1 | Level |
R5FSS0_CORE1_INTR_IN_38 | 38 | R5FSS0_CORE1_INTR_UART0_IRQ | Level |
R5FSS0_CORE1_INTR_IN_39 | 39 | R5FSS0_CORE1_INTR_UART1_IRQ | Level |
R5FSS0_CORE1_INTR_IN_40 | 40 | R5FSS0_CORE1_INTR_UART2_IRQ | Level |
R5FSS0_CORE1_INTR_IN_41 | 41 | R5FSS0_CORE1_INTR_UART3_IRQ | Level |
R5FSS0_CORE1_INTR_IN_42 | 42 | R5FSS0_CORE1_INTR_UART4_IRQ | Level |
R5FSS0_CORE1_INTR_IN_43 | 43 | R5FSS0_CORE1_INTR_UART5_IRQ | Level |
R5FSS0_CORE1_INTR_IN_44 | 44 | R5FSS0_CORE1_INTR_I2C0_IRQ |
Pulse |
R5FSS0_CORE1_INTR_IN_45 | 45 | R5FSS0_CORE1_INTR_I2C1_IRQ |
Pulse |
R5FSS0_CORE1_INTR_IN_46 | 46 | R5FSS0_CORE1_INTR_I2C2_IRQ |
Pulse |
R5FSS0_CORE1_INTR_IN_47 | 47 | R5FSS0_CORE1_INTR_I2C3_IRQ |
Pulse |
R5FSS0_CORE1_INTR_IN_48 | 48 | R5FSS0_CORE1_INTR_DTHE_SHA_S_INT |
Level |
R5FSS0_CORE1_INTR_IN_49 | 49 | R5FSS0_CORE1_INTR_DTHE_SHA_P_INT |
Level |
R5FSS0_CORE1_INTR_IN_50 | 50 | R5FSS0_CORE1_INTR_DTHE_TRNG_INT |
Level |
R5FSS0_CORE1_INTR_IN_51 | 51 | R5FSS0_CORE1_INTR_DTHE_PKAE_INT |
Level |
R5FSS0_CORE1_INTR_IN_52 | 52 | R5FSS0_CORE1_INTR_DTHE_AES_S_INT |
Level |
R5FSS0_CORE1_INTR_IN_53 | 53 | R5FSS0_CORE1_INTR_DTHE_AES_P_INT |
Level |
R5FSS0_CORE1_INTR_IN_54 | 54 | R5FSS0_CORE1_INTR_QSPI0_INT |
Pulse |
R5FSS0_CORE1_INTR_IN_55 | 55 | R5FSS0_CORE1_INTR_TPCC_A_INTG |
Pulse |
R5FSS0_CORE1_INTR_IN_56 | 56 | R5FSS0_CORE1_INTR_TPCC_A_INT_0 | Pulse |
R5FSS0_CORE1_INTR_IN_57 | 57 | R5FSS0_CORE1_INTR_TPCC_A_INT_1 | Pulse |
R5FSS0_CORE1_INTR_IN_58 | 58 | R5FSS0_CORE1_INTR_TPCC_A_INT_2 | Pulse |
R5FSS0_CORE1_INTR_IN_59 | 59 | R5FSS0_CORE1_INTR_TPCC_A_INT_3 | Pulse |
R5FSS0_CORE1_INTR_IN_60 | 60 | R5FSS0_CORE1_INTR_TPCC_A_INT_4 | Pulse |
R5FSS0_CORE1_INTR_IN_61 | 61 | R5FSS0_CORE1_INTR_TPCC_A_INT_5 | Pulse |
R5FSS0_CORE1_INTR_IN_62 | 62 | R5FSS0_CORE1_INTR_TPCC_A_INT_6 | Pulse |
R5FSS0_CORE1_INTR_IN_63 | 63 | R5FSS0_CORE1_INTR_TPCC_A_INT_7 | Pulse |
R5FSS0_CORE1_INTR_IN_64 | 64 | R5FSS0_CORE1_INTR_TPCC_A_ERRINT | Pulse |
R5FSS0_CORE1_INTR_IN_65 | 65 | R5FSS0_CORE1_INTR_TPCC_A_MPINT | Pulse |
R5FSS0_CORE1_INTR_IN_66 | 66 | R5FSS0_CORE1_INTR_TPTC0_ERINT_0 | Pulse |
R5FSS0_CORE1_INTR_IN_67 | 67 | R5FSS0_CORE1_INTR_TPTC0_ERINT_1 | Pulse |
R5FSS0_CORE1_INTR_IN_68 | 68 | R5FSS0_CORE1_INTR_MCRC0_INT | Level |
R5FSS0_CORE1_INTR_IN_69 | 69 | R5FSS0_CORE1_INTR_MPU_ADDR_ERRAGG | Level |
R5FSS0_CORE1_INTR_IN_70 | 70 | R5FSS0_CORE1_INTR_MPU_PROT_ERRAGG | Level |
R5FSS0_CORE1_INTR_IN_71 | 71 | R5FSS0_CORE1_INTR_PBIST_DONE | Level |
R5FSS0_CORE1_INTR_IN_72 | 72 | R5FSS0_CORE1_INTR_TPCC_A_INTAGGR | Level |
R5FSS0_CORE1_INTR_IN_73 | 73 | R5FSS0_CORE1_INTR_TPCC_A_ERRAGGR | Level |
R5FSS0_CORE1_INTR_IN_74 | 74 | R5FSS0_CORE1_INTR_DCC0_DONE | Level |
R5FSS0_CORE1_INTR_IN_75 | 75 | R5FSS0_CORE1_INTR_DCC1_DONE | Level |
R5FSS0_CORE1_INTR_IN_76 | 76 | R5FSS0_CORE1_INTR_DCC2_DONE | Level |
R5FSS0_CORE1_INTR_IN_77 | 77 | R5FSS0_CORE1_INTR_DCC3_DONE | Level |
R5FSS0_CORE1_INTR_IN_78 | 78 | R5FSS0_CORE1_INTR_MCSPI0_INTR | Level |
R5FSS0_CORE1_INTR_IN_79 | 79 | R5FSS0_CORE1_INTR_MCSPI1_INTR | Level |
R5FSS0_CORE1_INTR_IN_80 | 80 | R5FSS0_CORE1_INTR_MCSPI2_INTR | Level |
R5FSS0_CORE1_INTR_IN_81 | 81 | R5FSS0_CORE1_INTR_MCSPI3_INTR | Level |
R5FSS0_CORE1_INTR_IN_82 | 82 | R5FSS0_CORE1_INTR_MCSPI4_INTR | Level |
R5FSS0_CORE1_INTR_IN_83 | 83 | R5FSS0_CORE1_INTR_MMC0_INTR | Level |
R5FSS0_CORE1_INTR_IN_84 | 84 | R5FSS0_CORE1_INTR_RTI0_INTR_0 |
Pulse |
R5FSS0_CORE1_INTR_IN_85 | 85 | R5FSS0_CORE1_INTR_RTI0_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_86 | 86 | R5FSS0_CORE1_INTR_RTI0_INTR_2 | Pulse |
R5FSS0_CORE1_INTR_IN_87 | 87 | R5FSS0_CORE1_INTR_RTI0_INTR_3 | Pulse |
R5FSS0_CORE1_INTR_IN_88 | 88 | R5FSS0_CORE1_INTR_RESERVED |
NA |
R5FSS0_CORE1_INTR_IN_89 | 89 | R5FSS0_CORE1_INTR_RTI0_OVERFLOW_INT0 | Pulse |
R5FSS0_CORE1_INTR_IN_90 | 90 | R5FSS0_CORE1_INTR_RTI0_OVERFLOW_INT1 | Pulse |
R5FSS0_CORE1_INTR_IN_91 | 91 | R5FSS0_CORE1_INTR_RTI1_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_92 | 92 | R5FSS0_CORE1_INTR_RTI1_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_93 | 93 | R5FSS0_CORE1_INTR_RTI1_INTR_2 | Pulse |
R5FSS0_CORE1_INTR_IN_94 | 94 | R5FSS0_CORE1_INTR_RTI1_INTR_3 | Pulse |
R5FSS0_CORE1_INTR_IN_95 | 95 | R5FSS0_CORE1_INTR_RESERVED |
NA |
R5FSS0_CORE1_INTR_IN_96 | 96 | R5FSS0_CORE1_INTR_RTI1_OVERFLOW_INT0 | Pulse |
R5FSS0_CORE1_INTR_IN_97 | 97 | R5FSS0_CORE1_INTR_RTI1_OVERFLOW_INT1 | Pulse |
R5FSS0_CORE1_INTR_IN_98 | 98 | R5FSS0_CORE1_INTR_RTI2_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_99 | 99 | R5FSS0_CORE1_INTR_RTI2_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_100 | 100 | R5FSS0_CORE1_INTR_RTI2_INTR_2 | Pulse |
R5FSS0_CORE1_INTR_IN_101 | 101 | R5FSS0_CORE1_INTR_RTI2_INTR_3 | Pulse |
R5FSS0_CORE1_INTR_IN_102 | 102 | R5FSS0_CORE1_INTR_RESERVED |
NA |
R5FSS0_CORE1_INTR_IN_103 | 103 | R5FSS0_CORE1_INTR_RTI2_OVERFLOW_INT0 | Pulse |
R5FSS0_CORE1_INTR_IN_104 | 104 | R5FSS0_CORE1_INTR_RTI2_OVERFLOW_INT1 | Pulse |
R5FSS0_CORE1_INTR_IN_105 | 105 | R5FSS0_CORE1_INTR_RTI3_INTR_0 | Pulse |
R5FSS0_CORE1_INTR_IN_106 | 106 | R5FSS0_CORE1_INTR_RTI3_INTR_1 | Pulse |
R5FSS0_CORE1_INTR_IN_107 | 107 | R5FSS0_CORE1_INTR_RTI3_INTR_2 | Pulse |
R5FSS0_CORE1_INTR_IN_108 | 108 | R5FSS0_CORE1_INTR_RTI3_INTR_3 | Pulse |
R5FSS0_CORE1_INTR_IN_109 | 109 | R5FSS0_CORE1_INTR_RESERVED |
NA |
R5FSS0_CORE1_INTR_IN_110 | 110 | R5FSS0_CORE1_INTR_RTI3_OVERFLOW_INT0 | Pulse |
R5FSS0_CORE1_INTR_IN_111 | 111 | R5FSS0_CORE1_INTR_RTI3_OVERFLOW_INT1 | Pulse |
R5FSS0_CORE1_INTR_IN_112 | 112 | R5FSS0_CORE1_INTR_RESERVED |
NA |
R5FSS0_CORE1_INTR_IN_113 | 113 | R5FSS0_CORE1_INTR_ESM0_ESM_INT_CFG |
Level |
R5FSS0_CORE1_INTR_IN_114 | 114 | R5FSS0_CORE1_INTR_ESM0_ESM_INT_HI |
Level |
R5FSS0_CORE1_INTR_IN_115 | 115 | R5FSS0_CORE1_INTR_ESM0_ESM_INT_LOW |
Level |
R5FSS0_CORE1_INTR_IN_116 | 116 | R5FSS0_CORE1_INTR_R5SS0_COMMRX_1 | R5SS Internal |
R5FSS0_CORE1_INTR_IN_117 | 117 | R5FSS0_CORE1_INTR_R5SS0_COMMTX_1 | R5SS Internal |
R5FSS0_CORE1_INTR_IN_118 | 118 | R5FSS0_CORE1_INTR_R5SS0_CPU0_CTI_INT | R5SS Internal |
R5FSS0_CORE1_INTR_IN_119 | 119 | R5FSS0_CORE1_INTR_R5SS0_CPU1_CTI_INT | R5SS Internal |
R5FSS0_CORE1_INTR_IN_120 | 120 | R5FSS0_CORE1_INTR_R5SS0_CPU1_VALFIQ | R5SS Internal |
R5FSS0_CORE1_INTR_IN_121 | 121 | R5FSS0_CORE1_INTR_R5SS0_CPU1_VALIRQ | R5SS Internal |
R5FSS0_CORE1_INTR_IN_122 | 122 | R5FSS0_CORE1_INTR_R5SS1_CPU0_PMU_INT | R5SS Internal |
R5FSS0_CORE1_INTR_IN_123 | 123 | R5FSS0_CORE1_INTR_R5SS1_CPU1_PMU_INT | R5SS Internal |
R5FSS0_CORE1_INTR_IN_124 | 124 | R5FSS0_CORE1_INTR_MMR_ACC_ERRAGG |
Level |
R5FSS0_CORE1_INTR_IN_125 | 125 | R5FSS0_CORE1_INTR_R5SS0_LIVELOCK_0 | R5SS Internal |
R5FSS0_CORE1_INTR_IN_126 | 126 | R5FSS0_CORE1_INTR_R5SS1_LIVELOCK_0 | R5SS Internal |
R5FSS0_CORE1_INTR_IN_127 | 127 | R5FSS0_CORE1_INTR_R5SS1_LIVELOCK_1 | R5SS Internal |
R5FSS0_CORE1_INTR_IN_128 | 128 | R5FSS0_CORE1_INTR_RTI_WDT1_NMI |
Pulse |
R5FSS0_CORE1_INTR_IN_129 | 129 | R5FSS0_CORE1_INTR_SW_IRQ |
Pulse |
R5FSS0_CORE1_INTR_IN_130 | 130 | R5FSS0_CORE1_INTR_R5SS0_CORE1_FPU_EXP | R5SS Internal |
R5FSS0_CORE1_INTR_IN_131 | 131 | R5FSS0_CORE1_INTR_DEBUGSS_TXDATA_AVAIL |
Level |
R5FSS0_CORE1_INTR_IN_132 | 132 | R5FSS0_CORE1_INTR_DEBUGSS_R5SS1_STC_DONE |
Pulse |
R5FSS0_CORE1_INTR_IN_133 | 133 | R5FSS0_CORE1_INTR_TSENSE_H |
Level |
R5FSS0_CORE1_INTR_IN_134 | 134 | R5FSS0_CORE1_INTR_TSENSE_L |
Level |
R5FSS0_CORE1_INTR_IN_135 | 135 | R5FSS0_CORE1_INTR_AHB_WRITE_ERR |
Pulse |
R5FSS0_CORE1_INTR_IN_136 | 136 | R5FSS0_CORE1_INTR_MBOX_READ_REQ |
Level |
R5FSS0_CORE1_INTR_IN_137 | 137 | R5FSS0_CORE1_INTR_MBOX_READ_ACK |
Level |
R5FSS0_CORE1_INTR_IN_138 | 138 | R5FSS0_CORE1_INTR_SOC_TIMESYNCXBAR1_OUT_6 |
Level/Pulse* |
R5FSS0_CORE1_INTR_IN_139 | 139 | R5FSS0_CORE1_INTR_SOC_TIMESYNCXBAR1_OUT_7 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_140 | 140 | R5FSS0_CORE1_INTR_SOC_TIMESYNCXBAR1_OUT_8 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_141 | 141 | R5FSS0_CORE1_INTR_SOC_TIMESYNCXBAR1_OUT_9 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_142 | 142 | R5FSS0_CORE1_INTR_GPIO_INTRXBAR_OUT_18 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_143 | 143 | R5FSS0_CORE1_INTR_GPIO_INTRXBAR_OUT_19 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_144 | 144 | R5FSS0_CORE1_INTR_GPIO_INTRXBAR_OUT_20 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_145 | 145 | R5FSS0_CORE1_INTR_GPIO_INTRXBAR_OUT_21 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_146 | 146 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_0 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_147 | 147 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_1 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_148 | 148 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_2 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_149 | 149 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_3 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_150 | 150 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_4 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_151 | 151 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_5 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_152 | 152 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_6 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_153 | 153 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_7 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_154 | 154 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_8 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_155 | 155 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_9 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_156 | 156 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_10 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_157 | 157 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_11 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_158 | 158 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_12 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_159 | 159 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_13 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_160 | 160 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_14 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_161 | 161 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_15 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_162 | 162 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_16 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_163 | 163 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_17 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_164 | 164 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_18 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_165 | 165 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_19 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_166 | 166 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_20 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_167 | 167 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_21 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_168 | 168 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_22 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_169 | 169 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_23 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_170 | 170 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_24 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_171 | 171 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_25 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_172 | 172 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_26 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_173 | 173 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_27 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_174 | 174 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_28 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_175 | 175 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_29 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_176 | 176 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_30 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_177 | 177 | R5FSS0_CORE1_CONTROLSS_INTRXBAR0_OUT_31 | Level/Pulse* |
R5FSS0_CORE1_INTR_IN_178 | 178 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_0 |
Pulse |
R5FSS0_CORE1_INTR_IN_179 | 179 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_1 |
Pulse |
R5FSS0_CORE1_INTR_IN_180 | 180 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_2 |
Pulse |
R5FSS0_CORE1_INTR_IN_181 | 181 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_3 |
Pulse |
R5FSS0_CORE1_INTR_IN_182 | 182 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_4 | Pulse |
R5FSS0_CORE1_INTR_IN_183 | 183 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_5 | Pulse |
R5FSS0_CORE1_INTR_IN_184 | 184 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_6 | Pulse |
R5FSS0_CORE1_INTR_IN_185 | 185 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_7 | Pulse |
R5FSS0_CORE1_INTR_IN_186 | 186 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_8 | Pulse |
R5FSS0_CORE1_INTR_IN_187 | 187 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_9 | Pulse |
R5FSS0_CORE1_INTR_IN_188 | 188 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_10 | Pulse |
R5FSS0_CORE1_INTR_IN_189 | 189 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_11 | Pulse |
R5FSS0_CORE1_INTR_IN_190 | 190 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_12 | Pulse |
R5FSS0_CORE1_INTR_IN_191 | 191 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_13 | Pulse |
R5FSS0_CORE1_INTR_IN_192 | 192 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_14 | Pulse |
R5FSS0_CORE1_INTR_IN_193 | 193 | R5FSS0_CORE1_INTR_PRU_ICSSM0_PR1_IEP0_CMP_INTR_REQ_15 | Pulse |
R5FSS0_CORE1_INTR_IN_194 | 194 | R5FSS0_CORE1_CPSW0_CPTS_COMP |
Level |
R5FSS0_CORE1_INTR_IN_195 | 195 | R5FSS0_CORE1_GPMC_SINTR |
Level |
R5FSS0_CORE1_INTR_IN_196 | 196 | R5FSS0_CORE1_ELM_SINTR |
Level |