SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
This section describes the QSPI module integration in the device, including information about clocks, resets, and hardware requests.
There is 1x QSPI module integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of QSPI.
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
QSPI0 | ✓ | CORE VBUSM Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
QSPI0 | QSPI0_ICLK (CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | QSPI0 Interface Clock |
QSPI0_FCLK (SPI_CLK) | XTALCLK | External XTAL or RC Oscillator | 25 MHz | QSPI0 Interface Clock | |
EXT_REFCLK | External Reference Clock (EXT_REFCLK) | 100 MHz | |||
SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | |||
DPLL_PER_HSDIV0_CLKOUT1 | PLL_PER_CLK: HSDIV0_CLKOUT1 | 192 MHz | |||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) | PLL_CORE_CLK: HSDIV0_CLKOUT1 | 400 MHz | |||
RCCLK10M | Internal 10 MHz RC Oscillator (RCCLK10M) | 10 MHz | |||
XTALCLK | External XTAL | 25 MHz | |||
RCCLK10M | Internal 10 MHz RC Oscillator (RCCLK10M) | 10 MHz |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
QSPI0 | QSPI0_RST (VBUSP_RSTn) | Warm Reset (MAIN_RST) | RCM + Warm Reset Sources | QSPI0 Asynchronous Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
QSPI0 |
qspi0_intr |
qspi0_intr_req |
All R5FSS Cores PRU-ICSS Core |
Pulse | QSPI0 Interrupt Request |
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Type | Description |
---|---|---|---|---|---|
QSPI0 |
qspi0_intr |
qspi0_intr_req |
EDMA Crossbar (DMA_XBAR) | Pulse | QSPI0 DMA Event Request |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.