SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Table 5-4 summarizes the QSPI pin configuration done by ROM code for QSPI (1S) boot device on port 0.
Package Name | Function Name | Ball # | Input Override | Input Override Control | Output Override | Output Override Control | PinMux Mode # | PI | PU/PD Sel | SC1 | GPIO Sel | Qual Sel | Input Invert Sel | Safety Override Sel | HS Mode | HS Controller |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
QSPI0_CSn0 | QSPI0_CSn0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
QSPI0_CLK0 | QSPI0_CLK | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
QSPI0_D0 | QSPI0_D0 | 3 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
QSPI0_D1 | QSPI0_D1 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
QSPI_CLKLB | QSPI_CLKLB | 145 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
QSPI(4S) and QSPI(1S) modes doesn’t support execution in place (XIP).