SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The local data memory map in Table 7-29 allows each PRU core to access the PRU-ICSS addressable regions (both its own subsystem and the other subsystem) and the external host’s memory map.
Start Address | PRU0 | PRU1 |
---|---|---|
0000 0000h | Data 8KB RAM0 | Data 8KB RAM1 |
0000 2000h | Data 8KB RAM1 | Data 8KB RAM0 |
0000 8000h | RAT_SLICE0 | RAT_SLICE0 |
0000 9000h | RAT_SLICE1 | RAT_SLICE1 |
0001 0000h | Data 32 KB RAM2 (Shared RAM) | Data 32 KB RAM2 (Shared RAM) |
0002 0000h | INTC | INTC |
0002 2000h | PRU0 Control | PRU0 Control |
0002 4000h | PRU1 Control | PRU1 Control |
0002 4C00h | PROTECT | PROTECT |
0002 6000h | CFG | CFG |
0002 8000h | UART0 | UART0 |
0002 E000h | IEP0 | IEP0 |
0003 0000h | ECAP0 | ECAP0 |
0003 2000h | MII_RT_CFG | MII_RT_CFG |
0003 2400h | MII_MDIO | MII_MDIO |
0003 3000h | MII_G_RT_CFG | MII_G_RT_CFG |