SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The diagram below provides a visual representation of the device integration details.
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
ICSSM_XBAR | ✓ | VBUSP INFRA Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
ICSSM_XBAR | CLK | SYSCLK | MSS_RCM | 200 MHz | ICSSM_XBAR Functional and Interface clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
ICSSM_XBAR | RST | SYS_RST | RCM + Warm Reset Sources | ICSSM_XBAR Reset |
Module Instance | Module Sync Output | Destination Signal | Destination | Type | Description |
---|---|---|---|---|---|
ICSSM_XBAR | ICSSM_xbarout_0 | PR1_SLV1_INTR_INTR[0] | ICSSM | Edge | Interrupt to ICSSM |
ICSSM_xbarout_1 | PR1_SLV1_INTR_INTR[1] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_2 | PR1_SLV1_INTR_INTR[2] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_3 | PR1_SLV1_INTR_INTR[3] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_4 | PR1_SLV1_INTR_INTR[4] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_5 | PR1_SLV1_INTR_INTR[5] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_6 | PR1_SLV1_INTR_INTR[6] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_7 | PR1_SLV1_INTR_INTR[7] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_8 | PR1_SLV1_INTR_INTR[8] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_9 | PR1_SLV1_INTR_INTR[9] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_10 | PR1_SLV1_INTR_INTR[10] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_11 | PR1_SLV1_INTR_INTR[11] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_12 | PR1_SLV1_INTR_INTR[12] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_13 | PR1_SLV1_INTR_INTR[13] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_14 | PR1_SLV1_INTR_INTR[14] | ICSSM | Interrupt to ICSSM | ||
ICSSM_xbarout_15 | PR1_SLV1_INTR_INTR[15] | ICSSM | Interrupt to ICSSM |
Module Instance | Module Input | Interrupt Sources |
---|---|---|
ICSSM_XBAR_INTROUTER | In_intr[0] | lin0_int_req[0] |
In_intr[1] | lin0_int_req[1] | |
In_intr[2] | lin1_int_req[0] | |
In_intr[3] | lin1_int_req[1] | |
In_intr[4] | lin2_int_req[0] | |
In_intr[5] | lin2_int_req[1] | |
In_intr[6] | lin3_int_req[0] | |
In_intr[7] | lin3_int_req[1] | |
In_intr[8] | lin4_int_req[0] | |
In_intr[9] | lin4_int_req[1] | |
In_intr[10] | uart0_int_req | |
In_intr[11] | uart1_int_req | |
In_intr[12] | uart2_int_req | |
In_intr[13] | uart3_int_req | |
In_intr[14] | uart4_int_req | |
In_intr[15] | uart5_int_req | |
In_intr[16] | i2c0_int_req | |
In_intr[17] | i2c1_int_req | |
In_intr[18] | i2c2_int_req | |
In_intr[19] | i2c3_int_req | |
In_intr[20] | spi0_int_req | |
In_intr[21] | spi1_int_req | |
In_intr[22] | spi2_int_req | |
In_intr[23] | spi3_int_req | |
In_intr[24] | spi4_int_req | |
In_intr[25] | qspi_intr_req | |
In_intr[26] | tpcc_intg | |
In_intr[27] | tpcc_int0 | |
In_intr[28] | tpcc_int1 | |
In_intr[29] | tpcc_int2 | |
In_intr[30] | tpcc_int3 | |
In_intr[31] | tpcc_int4 | |
In_intr[32] | tpcc_int5 | |
In_intr[33] | tpcc_int6 | |
In_intr[34] | tpcc_int7 | |
In_intr[35] | tpcc_errint | |
In_intr[36] | tpcc_mpint | |
In_intr[37] | tptc_erint_0 | |
In_intr[38] | tptc_erint_1 | |
ICSSM_XBAR_INTROUTER | In_intr[39] |
mcanss0_ext_ts_rollover_lvl_int |
In_intr[40] |
mcanss0_mcan_lvl_int_0 |
|
In_intr[41] |
mcanss0_mcan_lvl_int_1 |
|
In_intr[42] |
mcanss1_ext_ts_rollover_lvl_int |
|
In_intr[43] |
mcanss1_mcan_lvl_int_0 |
|
In_intr[44] |
mcanss1_mcan_lvl_int_1 |
|
In_intr[45] |
mcanss2_ext_ts_rollover_lvl_int |
|
In_intr[46] |
mcanss2_mcan_lvl_int_0 |
|
In_intr[47] |
mcanss2_mcan_lvl_int_1 |
|
In_intr[48] |
mcanss3_ext_ts_rollover_lvl_int |
|
In_intr[49] |
mcanss3_mcan_lvl_int_0 |
|
In_intr[50] |
mcanss3_mcan_lvl_int_1 |
|
In_intr[51] | mailbox_PRU_req_0 | |
In_intr[52] | mailbox_PRU_req_1 | |
In_intr[53] | mailbox_PRU_ack_0 | |
In_intr[54] | mailbox_PRU_ack_1 | |
In_intr[55] | GPIO_xbarout_0 | |
In_intr[56] | GPIO_xbarout_1 | |
In_intr[57] | GPIO_xbarout_2 | |
In_intr[58] | GPIO_xbarout_3 | |
In_intr[59] | 0 |