SPRUJ42E March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
Event Set Register (High Part) CPU write of '1' to the ESRH.En bit causes the ERH.En bit to be set. CPU write of '0' has no effect.
Return to Summary Table
Instance Name | Physical Address |
---|---|
EDMA0 | 52A0 2014h |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
E63 | E62 | E61 | E60 | E59 | E58 | E57 | E56 |
W | W | W | W | W | W | W | W |
0h | 0h | 0h | 0h | 0h | 0h | 0h | 0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
E55 | E54 | E53 | E52 | E51 | E50 | E49 | E48 |
W | W | W | W | W | W | W | W |
0h | 0h | 0h | 0h | 0h | 0h | 0h | 0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
E47 | E46 | E45 | E44 | E43 | E42 | E41 | E40 |
W | W | W | W | W | W | W | W |
0h | 0h | 0h | 0h | 0h | 0h | 0h | 0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
E39 | E38 | E37 | E36 | E35 | E34 | E33 | E32 |
W | W | W | W | W | W | W | W |
0h | 0h | 0h | 0h | 0h | 0h | 0h | 0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | E63 | W | 0h | Event #63 |
30 | E62 | W | 0h | Event #62 |
29 | E61 | W | 0h | Event #61 |
28 | E60 | W | 0h | Event #60 |
27 | E59 | W | 0h | Event #59 |
26 | E58 | W | 0h | Event #58 |
25 | E57 | W | 0h | Event #57 |
24 | E56 | W | 0h | Event #56 |
23 | E55 | W | 0h | Event #55 |
22 | E54 | W | 0h | Event #54 |
21 | E53 | W | 0h | Event #53 |
20 | E52 | W | 0h | Event #52 |
19 | E51 | W | 0h | Event #51 |
18 | E50 | W | 0h | Event #50 |
17 | E49 | W | 0h | Event #49 |
16 | E48 | W | 0h | Event #48 |
15 | E47 | W | 0h | Event #47 |
14 | E46 | W | 0h | Event #46 |
13 | E45 | W | 0h | Event #45 |
12 | E44 | W | 0h | Event #44 |
11 | E43 | W | 0h | Event #43 |
10 | E42 | W | 0h | Event #42 |
9 | E41 | W | 0h | Event #41 |
8 | E40 | W | 0h | Event #40 |
7 | E39 | W | 0h | Event #39 |
6 | E38 | W | 0h | Event #38 |
5 | E37 | W | 0h | Event #37 |
4 | E36 | W | 0h | Event #36 |
3 | E35 | W | 0h | Event #35 |
2 | E34 | W | 0h | Event #34 |
1 | E33 | W | 0h | Event #33 |
0 | E32 | W | 0h | Event #32 |