SPRUJ42E March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
Preset Value for High Speed and SDR12 speed modes.
Return to Summary Table
Instance Name | Physical Address |
---|---|
MMCSD0 | 4830 0264h |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
SDR12DS_SEL | RESERVED1 | SDR12CLKGEN_SEL | SDR12SDCLK_SEL | ||||
R | R | R | R | ||||
0h | 0h | 0h | 0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SDR12SDCLK_SEL | |||||||
R | |||||||
0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
HSDS_SEL | RESERVED | HSCLKGEN_SEL | HSSDCLK_SEL | ||||
R | R | R | R | ||||
0h | 0h | 0h | 0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HSSDCLK_SEL | |||||||
R | |||||||
0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31:30 | SDR12DS_SEL | R | 0h | Driver Strength Select Value - SDR12 mode Driver Strength is supported by 1.8V signaling bus speed modes. This field is meaningless for 3.3V signaling. 3 Driver Type D is Selected. 2 Driver Type C is Selected. 1 Driver Type A is Selected. 0 Driver Type B is Selected. |
29:27 | RESERVED1 | R | 0h | |
26 | SDR12CLKGEN_SEL | R | 0h | Clock Generator Select Value - SDR12 mode This bit is effective when Host Controller supports programmable clock generator. 1 Programmable Clock Generator. 0 Host Controller Ver2.00 Compatible Clock Generato. |
25:16 | SDR12SDCLK_SEL | R | 0h | SDCLK Frequency Select Value - SDR12 mode 10-bit preset value to set SDCLK Frequency Select in the Clock Control Register is described by a host system. |
15:14 | HSDS_SEL | R | 0h | Driver Strength Select Value - High Speed mode Driver Strength is supported by 1.8V signaling bus speed modes. This field is meaningless for 3.3V signaling. 3 Driver Type D is Selected. 2 Driver Type C is Selected. 1 Driver Type A is Selected. 0 Driver Type B is Selected. |
13:11 | RESERVED | R | 0h | |
10 | HSCLKGEN_SEL | R | 0h | Clock Generator Select Value - High Speed mode This bit is effective when Host Controller supports programmable clock generator. 1 Programmable Clock Generator. 0 Host Controller Ver2.00 Compatible Clock Generator. |
9:0 | HSSDCLK_SEL | R | 0h | SDCLK Frequency Select Value - High Speed mode 10-bit preset value to set SDCLK Frequency Select in the Clock Control Register is described by a host system. |