SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Each module generates Interrupt Output so that the processor in the device is signalled to intervene when an Error Event occurs. Each error event input is to be enabled to cause an Error Interrupt to occur (via Error Group N Interrupt Enabled Set Register). Additionally, each error event input is configured to be programmed to influence either the Low Priority (default) interrupt or the High Priority interrupt (via Error Group N Interrupt Priority Register). The Low Priority interrupt is intended for events that are of interest, but does not require immediate intervention. For example, an indication that there was a single bit error that was corrected can be configured to signal a low priority interrupt, so that information can be collected for statistical purposes. A High Priority interrupt is intended for events that need immediate attention. For example, an indication that there was an uncorrected two-bit error can be configured to signal a high priority interrupt.