SPRUJ79 November 2024 F29H850TU
The required frequency tolerance for the MCAN bit clock depends on the bit timing setup and network configuration, and can be as tight as 0.1%. Since the main system clock (in the form of PERx.SYSCLK) can not be precise enough, the bit clock can also be connected to PLLCLK or AUXCLKIN using the CLKSRCCTL2 register. There is an independent selection for each MCAN bit clock source.