SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Each SOC can be configured to start on one of many input triggers. The primary trigger select for SOCx is in the ADCSOCxCTL.TRIGSEL register, which can select between:
In addition, each SOC can also be triggered when the ADCINT1 flag or ADCINT2 flag is set. This is achieved by configuring the ADCINTSOCSEL1 register (for SOC0 to SOC15) or the ADCINTSOCSEL2 register (for SOC16 and higher where applicable). This is useful for creating continuous conversions.
Index | Signal |
---|---|
0 | ADC_SOFTWARE_TRIGGER |
1 | CPU1_TINT0 |
2 | CPU1_TINT1 |
3 | CPU1_TINT2 |
4 | INPUTXBAR5 |
5 | EPWM1_ADCSOCA |
6 | EPWM1_ADCSOCB |
7 | EPWM2_ADCSOCA |
8 | EPWM2_ADCSOCB |
9 | EPWM3_ADCSOCA |
10 | EPWM3_ADCSOCB |
11 | EPWM4_ADCSOCA |
12 | EPWM4_ADCSOCB |
13 | EPWM5_ADCSOCA |
14 | EPWM5_ADCSOCB |
15 | EPWM6_ADCSOCA |
16 | EPWM6_ADCSOCB |
17 | EPWM7_ADCSOCA |
18 | EPWM7_ADCSOCB |
19 | EPWM8_ADCSOCA |
20 | EPWM8_ADCSOCB |
21 | EPWM9_ADCSOCA |
22 | EPWM9_ADCSOCB |
23 | EPWM10_ADCSOCA |
24 | EPWM10_ADCSOCB |
25 | EPWM11_ADCSOCA |
26 | EPWM11_ADCSOCB |
27 | EPWM12_ADCSOCA |
28 | EPWM12_ADCSOCB |
29-39 | Reserved |
40 | ADC_REP1TRIG |
41 | ADC_REP2TRIG |
42-71 | Reserved |
72 | CLB1_OUT27 |
73 | CLB2_OUT27 |
74 | CLB3_OUT27 |
75 | CLB4_OUT27 |
76 | CLB5_OUT27 |
77 | CLB6_OUT27 |
78 | Reserved |
79 | Reserved |
80 | ECAP1_SOC |
81 | ECAP2_SOC |
82 | ECAP3_SOC |
83 | ECAP4_SOC |
84 | ECAP5_SOC |
85 | ECAP6_SOC |
86-87 | Reserved |
88 | EPWM13_ADCSOCA |
89 | EPWM13_ADCSOCB |
90 | EPWM14_ADCSOCA |
91 | EPWM14_ADCSOCB |
92 | EPWM15_ADCSOCA |
93 | EPWM15_ADCSOCB |
94 | EPWM16_ADCSOCA |
95 | EPWM16_ADCSOCB |
96 | EPWM17_ADCSOCA |
97 | EPWM17_ADCSOCB |
98 | EPWM18_ADCSOCA |
99 | EPWM18_ADCSOCB |
100 | CPU2_TINT0 |
101 | CPU2_TINT1 |
102 | CPU2_TINT2 |
103 | CPU3_TINT0 |
104 | CPU3_TINT1 |
105 | CPU3_TINT2 |
106-127 | Reserved |