SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
This section describes the three 32-bit CPU-Timers (TIMER0/1/2) shown in Figure 3-11.
CPU-Timer2 is reserved for real-time operating system uses (for example, TI-RTOS), but if CPU-Timer2 is not used by real-time operating systems then, CPU-Timer2 can also be used for other applications. The CPU-Timer0 and CPU-Timer1 run off of PLLSYSCLK. The CPU-Timer2 normally runs off of PLLSYSCLK, but can also use INTOSC1, INTOSC2 or XTAL. The CPU-Timer interrupt signals (TINT0, TINT1, TINT2) are connected to PIPE Module. Please refer to PIPE Channel mapping table for more details.
The general operation of the CPU-Timer is as follows:
The registers listed in Section 3.13 are used to configure the timers.