SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
CPU generates the ECC for the address and control information needed for the read access to endpoint. This ECC is propagated to memory controller and peripheral bridges along with address and control information.
ECC is for error detection only when the fault is detected the error is sent to ESM via Error Aggregator and CPU goes to fault state. ESM needs to configured to generate NMI and read from address that was captured in error aggregator and user needs to write back the corrected data to fix correctable error at endpoint.
Safe Interconnect mechanisms for read operations :
Coverage of the below possible causes of errors are covered by the safe interconnect mechanisms employed above :