SWRZ072B May   2017  – December 2020 AWR1642

 

  1. 1Introduction
  2. 2Device Nomenclature
  3. 3Device Markings
  4. 4Usage Notes
    1. 4.1 MSS: SPI Speed in 3-Wire Mode Usage Note
  5. 5Advisory to Silicon Variant / Revision Map
  6. 6Known Design Exceptions to Functional Specifications
    1.     MSS#10
    2.     MSS#11
    3.     MSS#12
    4.     MSS#14
    5.     MSS#16
    6.     MSS#17
    7.     MSS#18
    8.     MSS#19
    9.     MSS#20
    10.     MSS#22
    11.     MSS#37B
    12.     MSS#38A
    13.     MSS#39
    14.     MSS#40
    15.     MSS#42
    16.     MSS#43
    17.     MSS#44
    18.     MSS#45
    19.     ANA#06
    20.     ANA#08A
    21.     ANA#09A
    22.     ANA#10A
    23.     ANA#11A
    24.     ANA#12A
    25.     ANA#15
    26.     ANA#16
    27.     ANA#17A
    28.     ANA#18B
    29.     ANA#20
    30.     ANA#21A
    31.     ANA#22A
    32.     ANA#24A
    33.     ANA#27
    34.     DSS#01
    35.     DSS#02
    36.     DSS#03
    37.     DSS#04
    38.     DSS#05
    39.     DSS#06
    40.     DSS#07
  7. 7Trademarks
  8. 8Revision History

Advisory to Silicon Variant / Revision Map

Table 5-1 Advisory to Silicon Variant / Revision Map
Advisory Number Advisory Title AWR16xx
ES1.0 ES2.0
Master Subsystem
MSS#10 Partial Write After a Full Data Width Write Fails to Mailbox Memory if ECC is Enabled X
MSS#11 Clock Monitoring Logic Core Clock Comparator (CCCB) for CPU Clock Cannot be Used X
MSS#12 MCAN Filter Event Interrupt not Connected to DMA X
MSS#14 Asynchronous Assertion of SoC Warm Reset may not Work Reliably When Device Operating on PLL Clock X
MSS#16 Delay Time, ETM Trace Clock to ETM Data Valid does not Meet Datasheet Specification X
MSS#17 Invalid Pre-fetch from MSS CR4 Processor (due to Speculative Read Operation from Tightly Coupled Memory Instance) Leads to Generation of MSS_ESM Group 3 Channel 7: MSS_TCMA_FATAL_ERR X X
MSS#18 Core Compare Module (CCM-R4F) may Cause nERROR Toggle After First Reset De-assertion Subsequent to Power Application X X
MSS#19 DMA Read from Unimplemented Address Space may Result in DMA Hang Scenario X X
MSS#20 Radar Frame Stuck due to Missing Synchronizer Logic in Hardware X X
MSS#22 CAN-FD: Message Transmitted With Wrong Arbitration and Control Fields X X
MSS#37B DCC Module Frequency Comparison can Report Erroneous Results X X
MSS#38A GPIO Glitch During Power-Up X X
MSS#39 The state of the MSS DMA is left pending and uncleared on any DMA MPU fault X X
MSS#40 Any EDMA Transfer That Spans ACCEL_MEM1 +ACCEL_MEM2 Memories of Hardware Accelerator May Result In Data Corruption Without Any Notification Of Error From The SoC X X
MSS#42 DSP L2 memory initialisation can reoccur on execution DSP self test (STC) OR DSP Power cycling execution by application. X X
MSS#43 Read-data from internal registers of PCR is not reliable. Shared PCS region protection is also not supported X X
MSS#44 SYNC IN input pulse wider than 4usec can cause a FRC lockstep error X X
MSS#45 Bootup failure during the serial flash busy state X X
Analog / Millimeter Wave
ANA#06 Return Loss Measurement on TX: S11 < –9dB, RX S11 < –6.5dB (Accepted Value of < –10dB) X
ANA#08A Doppler Spur Observed at Certain RF Frequencies X X
ANA#09A Synthesizer Frequency Nonlinearity around 76.8 GHz when Synthesizer (Chirp) Frequency Monitor Enabled X X
ANA#10A Unreliable Readings from Synthesizer Supply Voltage Monitor X X
ANA#11A TX, RX Gain Calibrations Sensitive to Large External Interference X X
ANA#12A Second Harmonic (HD2) Present in the Receiver X X
ANA#15 Excessive TX-RX Coupling or Reflection can Lead to Saturated RX Output X X
ANA#16 LVDS Coupling to Clock System X X
ANA#17A On-Board Supply Ringing Induced Spur X X
ANA#18B Spurs Caused due to Digital Activity Coupling to XTAL X X
ANA#20 Occasional Failures Observed During Calibration of the Radar Subsystem X X
ANA#21A Out of Band Radiated Spectral Emission X X
ANA#22A Overshoot and Undershoot During Inter-Chirp Idle Time X X
ANA#24A 40-MHz OSC CLKOUT Causing Spurs in 2D-FFT Spectrum X X
ANA#27 Digital Temperature Sensor Having Higher Error X X
DSP Subsystem
DSS#01 Access to L3 Region Above Allocated Region may Result in Double Bit ECC Error if ECC is Enabled X
DSS#02 L1P Parity Error not Connected to ESM X
DSS#03 Different Number of Chirps in ADC Buffer's Ping and Pong Memory is not Supported X
DSS#04 Partial Write After Full Data Width Write Fails to HS RAM, ADC Buffer and Data Transfer Memory if ECC is Enabled for that Memory X
DSS#05 Byte Writes not Supported to L3 If ECC is Enabled X
DSS#06 Available L3 RAM for Customer Application is Lesser by 128KB X
DSS#07 Temperature Sensor Located Near DSP not Working X