2 Revision History
Changes from June 1, 2018 to April 5, 2019 (from G Revision (May 2018) to H Revision)
- Added Device Security Features for Silicon revision 2.1 in Section 1.1, FeaturesGo
- Added vpp details for Silicon revision 2.1 in Table 4-1, Unused Balls Specific Connection Requirements, Table 4-2, Ball Characteristics and Table 4-35, Power Supply Signal DescriptionsGo
- Updated OPP_HIGH power supply value in note (6) under Table 5-8, Voltage Domains Operating Performance PointsGo
- Updated SYS_32K to FUNC_32K_CLK in Table 5-10, Maximum Supported Frequency and Section 5.10, Power Supply SequencesGo
- Added Section 5.8, VPP Specifications for One-Time Programmable (OTP) eFuses for Silicon revision 2.1Go
- Updated porz and rstoutn descriptions under Figure 5-2, Power-Up SequencingGo
- Updated system clock names in Section 6, Clock SpecificationsGo
- Added PRU-ICSS sync and latch signals to IOSETs in Table 7-154, PRU-ICSS1 IOSETs and Table 7-155, PRU-ICSS2 IOSETsGo
- Added Silicon revison 2.1 in support in Figure 9-1, Printed Device Reference and Table 9-1, Nomenclature DescriptionGo
- Updated note for cosmetic marks on packageGo
Changes from April 6, 2019 to November 15, 2019 (from H Revision (April 2019) to I Revision)
- Added reminders to disable unused pulls and RX pads in Section 4.2, Ball CharacteristicsGo
- Removed uart2_rxd for Muxmode 0Go
- Added clarification notes for EMU[1:0] connections in Table 4-24, GPIOs Signal Descriptions and Table 4-28, Debug Signal DescriptionsGo
- Updated clock names in Table 5-10, Maximum Supported FrequencyGo
- Updated EMIF_DLL_FCLK max rate in Table 6-15, DLL CharacteristicsGo
- Updated GPMC timing table footnotesGo
- Updated information about WD_TIMER1 in Section 7.12, TimersGo
- Updated parameter number in Table 7-46, Timing Requirements for QSPIGo
- Added MII_TXER timing to Section 7.23.1, GMAC MII TimingsGo
- Updated MDIO Timing Diagram and MDIO7 parameter valuesGo
- Updated timing specification values for MMCGo
- Updated Delay time for MMC2 in Table 7-110, Switching Characteristics for MMC2 - JC64 High Speed DDR ModeGo
- Added note regarding DDR ECC solutions to Table 8-4, Supported DDR3 Device CombinationsGo
- Added clarifications about validated DDR topologyGo
- Updated reference name to errata document in Section 9.3, Documentation SupportGo