DLPS247 August 2024 DLP472TP
PRODUCTION DATA
PARAMETER(7) | TEST CONDITIONS (2) | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
CURRENT | ||||||
IDD | Supply current: VDD (3)(4) | Typical | 140 | mA | ||
IDDI | Supply current: VDDI (3)(4) | Typical | 45 | mA | ||
IOFFSET | Supply current: VOFFSET (5)(6) | Typical | 6 | mA | ||
IBIAS | Supply current: VBIAS (5)(6) | Typical | .5 | mA | ||
IRESET | Supply current: VRESET (6) | Typical | -1.8 | mA | ||
POWER | ||||||
PDD | Supply power dissipation: VDD (3)(4) | Typical | 252 | mW | ||
PDDI | Supply power dissipation: VDDI (3)(4) | Typical | 81 | mW | ||
POFFSET | Supply power dissipation: VOFFSET (5)(6) | Typical | 60 | mW | ||
PBIAS | Supply power dissipation: VBIAS (5)(6) | Typical | 9 | mW | ||
PRESET | Supply power dissipation: VRESET(6) | Typical | 25.2 | mW | ||
PTOTAL | Supply power dissipation Total | Typical | 427.2 | mW | ||
LPSDR INPUT | ||||||
VIH | High-level input voltage(8)(9) | 0.7 x VDD | VDD + 0.3 | x VDD | ||
VIL | Low-level input voltage(8)(9) | –0.3 | 0.3 x VDD | x VDD | ||
VIH(AC) | AC input high voltage(8)(9) | 0.8 × VDD | VDD + 0.3 | x VDD | ||
VIL(AC) | AC input low voltage(8)(9) | –0.3 | 0.2 × VDD | x VDD | ||
VHyst | Input Hysteresis ( VT+ – VT– )(11) | 0.1 × VDD | 0.4 × VDD | V | ||
IIL | Low level input current | VDD = 1.95 V, VI = 0V | -100 | nA | ||
IIH | High level input current | VDD = 1.95 V, VI = 1.95V | 135 | uA | ||
LPSDR OUTPUT | ||||||
VOH | DC output high voltage(10) | IOH = -2 mA | 0.8 x VDD | X VDD | ||
VOL | DC output low voltage(10) | IOL = 2 mA | 0.2 x VDD | X VDD | ||
CAPACTIANCE | ||||||
CIN | Input capacitance LVCMOS | F = 1 MHz | 10 | pF | ||
CIN | Input capacitance SubLVDS | F = 1 MHz | 20 | pF | ||
COUT | Output capacitance | F = 1 MHz | 10 | pF |