SNLS341C March 2011 – March 2015 DP83848Q-Q1
PRODUCTION DATA.
The DP83848Q-Q1 pins are classified into the following interface categories (each interface is described in the sections that follow):
All DP83848Q-Q1 signal pins are I/O cells regardless of the particular use. The definitions below define the functionality of the I/O cells for each pin.
NOTE
Strapping pin option. See Section 3.8 for strap definitions.
PIN NO. | PIN NAME |
---|---|
1 | IO_VDD |
2 | TX_CLK |
3 | TX_EN |
4 | TXD_0 |
5 | TXD_1 |
6 | TXD_2 |
7 | TXD_3 |
8 | RESERVED |
9 | RESERVED |
10 | RESERVED |
11 | RD– |
12 | RD+ |
13 | AGND |
14 | TD– |
15 | TD+ |
16 | PFBIN1 |
17 | AGND |
18 | AVDD33 |
19 | PFBOUT |
20 | RBIAS |
21 | CLK_OUT |
22 | LED_LINK/AN0 |
23 | RESET_N |
24 | MDIO |
25 | MDC |
26 | IOVDD33 |
27 | X2 |
28 | X1 |
29 | DGND |
30 | PFBIN2 |
31 | RX_CLK |
32 | RX_DV/MII_MODE |
33 | CRS/CRS_DV/LED_CFG |
34 | RX_ER/MDIX_EN |
35 | COL/PHYAD0 |
36 | RXD_0/PHYAD1 |
37 | RXD_1/PHYAD2 |
38 | RXD_2/PHYAD3 |
39 | RXD_3/PHYAD4 |
40 | IOGND |
DAP | NC or GND(1) |
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION |
---|---|---|---|
MDC | I | 25 | MANAGEMENT DATA CLOCK: Synchronous clock to the MDIO management data input/output serial interface which may be asynchronous to transmit and receive clocks. The maximum clock rate is 25 MHz with no minimum clock rate. |
MDIO | I/O | 24 | MANAGEMENT DATA I/O: Bi-directional management instruction/data signal that may be sourced by the station management entity or the PHY. This pin requires a 1.5 kΩ pullup resistor. |
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION |
---|---|---|---|
TX_CLK | O | 2 | MII TRANSMIT CLOCK: 25 MHz Transmit clock output in 100 Mb/s mode or 2.5 MHz in 10 Mb/s mode derived from the 25 MHz reference clock. Unused in RMII mode. The device uses the X1 reference clock input as the 50 MHz reference for both transmit and receive. |
TX_EN | I, PD | 3 | MII TRANSMIT ENABLE: Active high input indicates the presence of valid data inputs on TXD[3:0]. RMII TRANSMIT ENABLE: Active high input indicates the presence of valid data on TXD[1:0]. |
TXD_0 TXD_1 TXD_2 TXD_3 |
I I, PD |
4 5 6 7 |
MII TRANSMIT DATA: Transmit data MII input pins, TXD[3:0], that accept data synchronous to the TX_CLK (2.5 MHz in 10 Mb/s mode or 25 MHz in 100 Mb/s mode). RMII TRANSMIT DATA: Transmit data RMII input pins, TXD[1:0], that accept data synchronous to the 50 MHz reference clock. |
RX_CLK | O | 31 | MII RECEIVE CLOCK: Provides the 25 MHz recovered receive clocks for 100 Mb/s mode and 2.5 MHz for 10 Mb/s mode. Unused in RMII mode. The device uses the X1 reference clock input as the 50 MHz reference for both transmit and receive. |
RX_DV | S, O, PD | 32 | MII RECEIVE DATA VALID: Asserted high to indicate that valid data is present on the corresponding RXD[3:0]. Mll mode by default with internal pulldown. RMII Synchronous RECEIVE DATA VALID:This signal provide the RMII Receive Data Valid indication independent of Carrier Sense. |
RX_ER | S, O, PU | 34 | MII RECEIVE ERROR: Asserted high synchronously to RX_CLK to indicate that an invalid symbol has been detected within a received packet in 100 Mb/s mode. RMII RECEIVE ERROR: Asserted high synchronously to X1 whenever an invalid symbol is detected, and CRS_DV is asserted in 100 Mb/s mode. This pin is not required to be used by a MAC in either MII or RMII mode, because the Phy is required to corrupt data on a receive error. |
RXD_0 RXD_1 RXD_2 RXD_3 |
S, O, PD | 36 37 38 39 |
MII RECEIVE DATA: Nibble wide receive data signals driven synchronously to the RX_CLK, 25 MHz for 100 Mb/s mode, 2.5 MHz for 10 Mb/s mode). RXD[3:0] signals contain valid data when RX_DV is asserted. RMII RECEIVE DATA: 2-bits receive data signals, RXD[1:0], driven synchronously to the X1 clock, 50 MHz. |
CRS/CRS_DV | S, O, PU | 33 | MII CARRIER SENSE: Asserted high to indicate the receive medium is non-idle. RMII CARRIER SENSE/RECEIVE DATA VALID: This signal combines the RMII Carrier and Receive Data Valid indications. For a detailed description of this signal, see the RMII Specification. |
COL | S, O, PU | 35 | MII COLLISION DETECT: Asserted high to indicate detection of a collision condition (simultaneous transmit and receive activity) in 10 Mb/s and 100 Mb/s Half Duplex Modes. While in 10BASE-T Half Duplex mode with heartbeat enabled this pin is also asserted for a duration of approximately 1µs at the end of transmission to indicate heartbeat (SQE test). In Full Duplex Mode, for 10 Mb/s or 100 Mb/s operation, this signal is always logic 0. There is no heartbeat function during 10 Mb/s full duplex operation. RMII COLLISION DETECT: Per the RMII Specification, no COL signal is required. The MAC will recover CRS from the CRS_DV signal and use that along with its TX_EN signal to determine collision. |
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION |
---|---|---|---|
X1 | I | 28 | CRYSTAL/OSCILLATOR INPUT: This pin is the primary clock reference input for the DP83848Q-Q1 and must be connected to a 25 MHz 0.005% (±50 ppm) clock source. The DP83848Q-Q1 supports either an external crystal resonator connected across pins X1 and X2, or an external CMOS-level oscillator source connected to pin X1 only. RMII REFERENCE CLOCK: This pin is the primary clock reference input for the RMII mode and must be connected to a 50 MHz 0.005% (±50 ppm) CMOS-level oscillator source. |
X2 | O | 27 | CRYSTAL OUTPUT: This pin is the primary clock reference output to connect to an external 25 MHz crystal resonator device. This pin must be left unconnected if an external CMOS oscillator clock source is used. |
CLK_OUT | O | 21 | MII 25 MHz CLOCK OUTPUT: This pin provides a 25 MHz clock output to the system. This allows other devices to use the reference clock without requiring additional clock sources. RMII 50 MHz CLOCK OUTPUT: Tthis pin provides a 50 MHz clock output to the system. For RMII mode, it is not recommended that the system clock out be used as the reference clock to the MAC. See SNLA076 for more details. |
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION |
---|---|---|---|
LED_LINK | S, O, PU | 22 | LINK LED: In Mode 1, this pin indicates the status of the LINK. The LED will be ON when Link is good. |
LINK/ACT LED: In Mode 2, this pin indicates transmit and receive activity in addition to the status of the Link. The LED will be ON when Link is good. It will blink when the transmitter or receiver is active. |
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION |
---|---|---|---|
RESET_N | I, PU | 23 | RESET: Active Low input that initializes or re-initializes the DP83848Q-Q1 . Asserting this pin low for at least 1 µs will force a reset process to occur. All internal registers will re-initialize to their default states as specified for each bit in the Section 5.6. All strap options are re-initialized as well. |
The DP83848Q-Q1 uses many of the functional pins as strap options. The values of these pins are sampled during reset and used to strap the device into specific modes of operation. The strap option pin assignments are defined below. The functional pin name is indicated in parentheses.
A 2.2 kΩ resistor should be used for pull-down or pull-up to change the default strap option. If the default option is required, then there is no need for external pullup or pulldown resistors. Because these pins may have alternate functions after reset is deasserted, they should not be connected directly to VCC or GND.
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION | |
---|---|---|---|---|
PHYAD0 (COL) PHYAD1 (RXD1_0) PHYAD2 (RXD0_1) PHYAD3 (RXD1_2) PHYAD4 (RXD1_3) |
S, O, PU S, O, PD |
35 36 37 38 39 |
PHY ADDRESS [4:0]: The DP83848Q-Q1 provides five PHY address pins, the state of which are latched into the PHYCTRL register at system Hardware-Reset. The DP83848Q-Q1 supports PHY Address strapping values 0 (<00000>) through 31 (<11111>).A PHY Adress of 0 puts the part into the Mll isolate Mode. The Mll isolate mode must be selected by strapping Phy Address 0; changing to Address 0 by register write will not put the Phy in the Mll isolate mode. Refer to Section 5.4.4 for additional information. PHYAD0 pin has weak internal pull-up resistor. PHYAD[4:1] pins have weak internal pull-down resistors. |
|
AN_0 (LED_LINK) | S, O, PU | 22 | AN0: This input pin controls the advertised operating mode of the DP83848Q-Q1 according to the following table. The value on this pin is set by connecting the input pin to GND (0) or VCC (1) through 2.2 kΩ resistors. This pin should NEVER be connected directly to GND or VCC.
The value set at this input is latched into the DP83848Q-Q1 at Hardware-Reset. The float/pull-down status of this pin is latched into the Basic Mode Control Register and the Auto_Negotiation Advertisement Register during Hardware-Reset. The default is 1 because the this pin has an internal pull-up. |
|
AN0 | Advertised Mode | |||
0 | 10BASE-T, Half-Duplex, 100BASE-TX, Half-Duplex |
|||
1 | 10BASE-T, Half/Full-Duplex, 100BASE-TX, Half/Full-Duplex |
|||
MII_MODE (RX_DV) | S, O, PD | 32 | MII MODE SELECT: This strapping option determines the operating mode of the MAC Data Interface. Default operation (No pull-ups) will enable normal MII Mode of operation. Strapping MII_MODE high will cause the device to be in the RMII mode of operation. Because the pin includes an internal pull-down, the default value is 0. The following table details the configurations: |
|
MII_MODE | MAC Interface Mode | |||
0 | MII Mode | |||
1 | RMII Mode | |||
LED_CFG (CRS/CRS_DV) | S, O, PU | 33 | LED CONFIGURATION: This strapping option determines the mode of operation of the LED pin. Default is Mode 1. Mode 1 and Mode 2 can be controlled via the strap option. All modes are configurable via register access. See Table 5-2 for LED Mode Selection. |
|
MDIX_EN (RX_ER) | S, O, PU | 34 | MDIX ENABLE: Default is to enable MDIX. This strapping option disables Auto-MDIX. An external pull-down will disable Auto-MDIX mode. |
SIGNAL NAME | TYPE | PIN NO. | DESCRIPTION |
---|---|---|---|
RBIAS | I | 20 | Bias Resistor Connection: A 4.87 kΩ 1% resistor should be connected from RBIAS to GND. |
PFBOUT | O | 19 | Power Feedback Output: Parallel caps, 10µF (Tantalum preferred) and 0.1µF, should be placed close to the PFBOUT. Connect this pin to PFBIN1 (pin 18) and PFBIN2 (pin 37). See Section 6.2.1.3 for proper placement pin. |
PFBIN1 PFBIN2 |
I | 16 30 |
Power Feedback Input: These pins are fed with power from PFBOUT pin. A small capacitor of 0.1µF should be connected close to each pin. Note: Do not supply power to these pins other than from PFBOUT. |
RESERVED | I/O | 8, 9, 10 | RESERVED: These pins must be left unconnected. |
SIGNAL NAME | PIN NO. | DESCRIPTION |
---|---|---|
IOVDD33 | 1, 26 | I/O 3.3-V Supply |
IOGND | 40 | I/O Ground |
DGND | 29 | Digital Ground |
AVDD33 | 18 | Analog 3.3-V Supply |
AGND | 13, 17 | Analog Ground |
GNDPAD | DAP | No connect or connect to Ground(1) |