SLVSG23C December 2021 – August 2022 DRV8243-Q1
PRODUCTION DATA
For the SPI variant, S_DIAG is a 2-bit setting in the CONFIG2 register. Depending on the mode, its configurations are summarized in the table below.
S_DIAG bits | STANDBY state | ACTIVE state |
---|---|---|
Off-state diagnostics | On-state diagnostics | |
2'b00 | Disabled | Available |
2'b01, 2'b10, 2'b11 | Enabled(1) | Available |
S_DIAG bits | STANDBY state | ACTIVE state | ||
---|---|---|---|---|
Off-state diagnostics | Load Configuration | On-state diagnostics | IPROPI / ITRIP | |
2'b00 | Disabled | Low-side load | Disabled | Available |
2'b01 | Enabled(1) | Low-side load | Disabled | Available |
2'b10 | Disabled | High-side load | Available | Disabled |
2'b11 | Enabled(1) | High-side load | Available | Disabled |
In the SPI variant of the device, the settings can be changed anytime when SPI communication is available by writing to the S_DIAG bits. This change is immediately reflected.