SNAS750B November 2020 – March 2021 LMK5C33216
PRODUCTION DATA
APLL3 supports a programmable loop bandwidth from 100 Hz to 10 kHz (typical range), and APLL1 or APLL2 supports a programmable loop bandwidth from 100 kHz to 1 MHz (typical range). The loop filter components can be programmed to optimize the APLL bandwidth depending on the reference input frequency and phase noise. The LF1, LF2, and LF3 pins each require an external "C2" capacitor to ground. See the suggested values for the LF1, LF2, and LF3 capacitors in Section 6.
Figure 9-24 shows the APLL loop filter structure between the PFD/charge pump output and VCO control input.