SNIS217C december 2020 – may 2023 TMP139
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
TEMPERATURE INPUT | ||||||||
TERR | Temperature Accuracy | +75°C to +95°C | ±0.25 | ±0.5 | °C | |||
–40°C to +125°C | ±0.25 | ±0.75 | °C | |||||
TRES | Resolution | 1 LSB (11-bit) | 0.25 | °C | ||||
TREPEAT | Repeatability(1) | 1 | LSB | |||||
tACT | Active conversion time | 5.5 | ms | |||||
tCONV | Conversion interval | 125 | ms | |||||
THYST | Temperature Hysteresis | 1 | °C | |||||
DIGITAL INPUT/OUTPUT | ||||||||
CIN | Input capacitance(2) | Input capacitance (SCL and SDA) | 4 | pF | ||||
RON | Output pullup and pulldown driver impedance | SDA pin | 20 | 100 | Ω | |||
ILI | Leakage input current | -1 | 0 | 1 | µA | |||
ILO | Leakage output current | -1 | 0 | 1 | µA | |||
VIL | Low-level input logic | –0.3 | 0.3 | V | ||||
VIH | High-level input logic | 0.7 | 1.35 | V | ||||
VHYS | Input voltage hysteresis | SCL and SDA pins | 60 | 100 | mV | |||
VOL | Low-level output logic | SDA pin, IOL = –3 mA | 0 | 0.3 | V | |||
VOH | High-level output logic | SDA pin, IOH = 3 mA | 0.75 | V | ||||
SLEW_RATE | Output slew rate(2) | SDA pin | 0.1 | 1.0 | V/ns | |||
POWER SUPPLY | ||||||||
IQ | Average current (serial bus inactive) | 125-ms conversion interval | 8.3 | 12.4 | µA | |||
IDDR | Average current (read operation) | 125-ms conversion interval, read temperature register, fSCL = 12.5 MHz | 8.3 | µA | ||||
IDDW | Average current (write operation) | 125-ms conversion interval, write alert register, fSCL = 12.5 MHz | 8.3 | µA | ||||
IACT | Active current | During 5.5-ms active conversion | 99 | 140 | µA | |||
IDD1 | Standby current | Between active conversion during continuous conversion | 4 | 6.5 | µA | |||
VPON | Power-on reset threshold | Monotonic rise between VPON and VDDSPD(MIN) | 1.6 | V | ||||
VPOFF | Power-off reset threshold for warm power on cycle | No ringback above VPOFF | 0.3 | V | ||||
tINIT | Initialization time after Power-on reset(2) | Figure 7-2 | 10.0 | ms | ||||
tPOFF | Warm power cycle off time(2) | Figure 7-3 | 1.0 | ms | ||||
tSENSE_SA | Time from valid VDDSPD supply to sense SA pin for LID code assignment(2) | Figure 7-2 | 5.0 | ms | ||||
tRST | Device reinitialization time(2)(3) | 40 | µs |