JAJSM24A December 2023 – May 2024 ADC3910D025 , ADC3910D065 , ADC3910D125 , ADC3910S025 , ADC3910S065 , ADC3910S125
PRODUCTION DATA
The test pattern for low latency mode (digital bypassed) is enabled in SPI register TEST_PAT_CHx (0x91) and configured in SPI register TEST_PATTERN_CHx (0x092).