JAJSM24A December 2023 – May 2024 ADC3910D025 , ADC3910D065 , ADC3910D125 , ADC3910S025 , ADC3910S065 , ADC3910S125
PRODUCTION DATA
The ADC3910Dx および ADC3910Sx are a family of ultra-low power 10-bit high-speed dual and single channel analog-to-digital converters supporting sampling rates up to 125MSPS. With the inherent low latency architecture, the digital output result is available after only one clock cycle in low latency mode. The ADC3910Dx および ADC3910Sx has buffered analog inputs which eases design by isolating the input from the ADC sampling operation and supports single ended or differential input signaling. The ADC3910Dx および ADC3910Sx are equipped with an on-chip internal reference buffer but also supports use of an external, high precision 1.2V voltage reference.
The ADC3910Dx および ADC3910Sx also offers several digital features such as:
The CMOS output data interface can be configured in parallel or serial with the option of 1.8V to 3.3V logic. The device supports DDR, SDR and Serial CMOS modes with 2s Complement or Offset Binary format options. The ADC3910Dx および ADC3910Sx offers DCLK as an alternate solution for designs that can not capture on the DCLK falling edge when using DDR interface.
Table 6-1 shows the pin mapping to supply.
Power Supply | Device Pins |
---|---|
AVDD | OEN, DCLKIN, CLK, INxP|M, RESET, SDIO, SCLK, SEN |
IOVDD | D0-D11, DCLK, DCLK|FCLK, ALERT |