JAJSM24A December 2023 – May 2024 ADC3910D025 , ADC3910D065 , ADC3910D125 , ADC3910S025 , ADC3910S065 , ADC3910S125
PRODUCTION DATA
The ADC3910Dx can be used as a single-channel ADC where the sampling rate is equal to two times the clock frequency (FS = 2 × FCLK). This mode interleaves the two channels by sampling them out-of-phase. Figure 6-2 shows block diagram when interleaving mode is selected. Operating in interleaving mode disables the digital down converter, statistics engine, and digital comparator. Interleaving mode supports only parallel output interface.
Interleaving is only available on dual channel ADCs. Single channel ADCs do not have the ability to interleave.
Interleaving can be enabled in SPI register INTERLEAVE (0x84). Offset, gain, and timing controls are available in SPI registers OFFSET_CHx, PROG_GAIN_CHx, IL_GAIN_CHx, and CLK_TIM_ADJ_CHx (0x0D5-0x0DF) to minimize mismatches between the ADCs. Channel corrections (offset, gain) must be enabled in SPI register CORR_CHx (0x0E0). Enabling channel corrections add several clock cycles of latency.