JAJSDU5A August 2017 – February 2020 ADS114S06B , ADS114S08B
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The ADS114S0xB register map consists of 18, 8-bit registers. These registers are used to configure and control the device to the desired mode of operation. Access the registers through the serial interface by using the RREG and WREG register commands. As shown in the Default column of Table 14, the registers default to the initial settings after power-on or reset.
Data can be written as a block to multiple registers using a single WREG command. If data are written as a block, the data of certain registers take effect immediately when data are shifted in. Writing new data to certain registers results in a restart of conversions that are in progress. The registers that result in a conversion restart are discussed in the WREG section.
ADDR | REGISTER | DEFAULT | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
00h | ID | xxh | RESERVED | DEV_ID[2:0] | ||||||
01h | STATUS | 80h | FL_POR | RDY | 0 | 0 | 0 | 0 | 0 | FL_REF |
02h | INPMUX | 01h | MUXP[3:0] | MUXN[3:0] | ||||||
03h | PGA | 00h | 0 | 0 | 0 | PGA_EN[1:0] | GAIN[2:0] | |||
04h | DATARATE | 14h | 0 | CLK | MODE | 1 | DR[3:0] | |||
05h | REF | 10h | 0 | FL_REF_EN | REFP_BUF | REFN_BUF | REFSEL[1:0] | REFCON[1:0] | ||
06h | IDACMAG | 00h | 0 | 0 | 0 | 0 | IMAG[3:0] | |||
07h | IDACMUX | FFh | I2MUX[3:0] | I1MUX[3:0] | ||||||
08h | VBIAS | 00h | 0 | VB_AINC | VB_AIN5 | VB_AIN4 | VB_AIN3 | VB_AIN2 | VB_AIN1 | VB_AIN0 |
09h | SYS | 10h | SYS_MON[2:0] | CAL_SAMP[1:0] | TIMEOUT | 0 | 0 | |||
0Ah | RESERVED | 00h | RESERVED | |||||||
0Bh | OFCAL0 | 00h | OFC[7:0] | |||||||
0Ch | OFCAL1 | 00h | OFC[15:8] | |||||||
0Dh | RESERVED | 00h | RESERVED | |||||||
0Eh | FSCAL0 | 00h | FSC[7:0] | |||||||
0Fh | FSCAL1 | 40h | FSC[15:8] | |||||||
10h | GPIODAT | 00h | DIR[3:0] | DAT[3:0] | ||||||
11h | GPIOCON | 00h | 0 | 0 | 0 | 0 | CON[3:0] |