JAJSOX0B March 2024 – November 2024 ADS127L18
PRODMIX
When conversions are stopped, the ADC has the option to idle the conversions or to enter standby mode. The mode is a global setting for all channels programmed by the STBY_MODE bit of the GEN_CFG2 register. In idle mode, the analog circuit is fully biased and operational, including sampling of the signal and voltage reference inputs. Only the digital filter is idle. When conversions are started, the digital filter is restarted to begin the conversion process.
When conversions are stopped in standby mode, sampling of the signal and reference voltage stop to conserve power. When conversions are restarted, sampling of the signal and reference voltages resume. Exiting standby mode adds 24fCLK cycles to the conversion latency time of the filter.