JAJSOX0A March 2024 – June 2024 ADS127L18
ADVANCE INFORMATION
When conversions are stopped by the user, program the ADC to engage idle mode or low-power standby mode. In idle mode, the analog circuit is fully biased and operational, including sampling of the signal and voltage reference inputs. Only the digital filter is idle. When conversions are started, the digital filter is enabled to begin the conversion process.
In standby mode, sampling of the signal and reference voltage stop when conversions stop to conserve power. When conversions are restarted, sampling of the signal and reference voltages resume. Exiting standby mode requires 24 clock cycles added to the normal conversion latency time. Idle or standby mode (default) is globally programmed to all channels by the STBY_MODE bit of the GEN_CFG2 register.