JAJSFU8D November 2017 – June 2024 ADS8166 , ADS8167 , ADS8168
PRODUCTION DATA
Table 7-2 maps the device features following a hardware configuration of the registers.
ADDRESS | REGISTER NAME | REGISTER DESCRIPTION |
---|---|---|
00h | REG_ACCESS | Enables read/write access to the device configuration registers specified in the Interface and Hardware Configuration Registers section |
04h | PD_CNTL | Enable/disable control for reference, reference buffer, REFby2 buffer, and the ADC |
08h | SDI_CNTL | SPI-00, SPI-01, SPI-10, or SPI-11 protocol selection. |
0Ch | SDO_CNTL1 | SDO output protocol selection |
0Dh | SDO_CNTL2 | Output data rate selection |
0Eh | SDO_CNTL3 | Reserved |
0Fh | SDO_CNTL4 | Configuration for the SEQSTS pin when not using SDO-1 for data transfer. |
10h | DATA_CNTL | Output data word configuration |
11h | PARITY_CNTL | Parity configuration register |