JAJSD74E February 2016 – August 2022 ADS8681 , ADS8685 , ADS8689
PRODUCTION DATA
The data read from the device can be synchronized to the external clock on the SCLK pin or to an internal clock of the device by programming the configuration registers (see the Section 7.5.4 section for details).
In any data transfer frame, the contents of the internal output shift register are shifted out on the SDO-x pins. The output data for any frame (F+1) is determined by the command issued in frame F and the status of DATA_VAL[2:0] bits:
Table 7-6 shows the output data word with all data flags enabled.
DEVICE_ADDR_INCL = 1b, VDD_ACTIVE_ALARM_INCL = 1b, IN_ACTIVE_ALARM_INCL = 1b, RANGE_INCL = 1b, and PAR_EN = 1b | ||||||
---|---|---|---|---|---|---|
D[31:16] | D[15:12] | D[11:8] | D[7:6] | D[5:4] | D[3:2] | D[1:0] |
Conversion result | Device address | ADC input range | AVDD alarm flags | Input alarm flags | Parity bits | 00b |
Table 7-7 shows output data word with only some of the data flags enabled.
DEVICE_ADDR_INCL = 0b, VDD_ACTIVE_ALARM_INCL = 1b, IN_ACTIVE_ALARM_INCL = 0b, RANGE_INCL = 1b, and PAR_EN = 1b | ||||
---|---|---|---|---|
D[31:16] | D[15:12] | D[11:10] | D[9:8] | D[7:0] |
Conversion result | ADC input range | AVDD alarm flags | Parity bits | 00000000b |