JAJSRL6 November 2023 AFE432A3W , AFE532A3W
PRODUCTION DATA
MSB | ... | LSB | ACK | MSB | ... | LSB | ACK | MSB | ... | LSB | ACK | MSB | ... | LSB | ACK |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Address (A) byte Section 6.5.2.2.1 |
Command byte Section 6.5.2.2.2 |
Data byte - MSDB | Data byte - LSDB | ||||||||||||
DB [31:24] | DB [23:16] | DB [15:8] | DB [7:0] |
Figure 6-22 shows that after each byte is received, the AFEx32A3W family acknowledges the byte by pulling the SDA line low during the high period of a single clock pulse. These four bytes and acknowledge cycles make up the 36 clock cycles required for a single update to occur. A valid I2C address byte selects the AFEx32A3W.
The command byte sets the operating mode of the selected AFEx32A3W device. For a data update to occur when the operating mode is selected by this byte, the AFEx32A3W device must receive two data bytes: the most significant data byte (MSDB) and least significant data byte (LSDB). The AFEx32A3W device performs an update on the falling edge of the acknowledge signal that follows the LSDB.
When using fast mode (clock = 400 kHz), the maximum DAC update rate is limited to 10kSPS. Using fast mode plus (clock = 1 MHz), the maximum DAC update rate is limited to 25kSPS. When a stop condition is received, the AFEx32A3W device releases the I2C bus and awaits a new start condition.