JAJSSA9 November 2023 DAC61401 , DAC81401
PRODUCTION DATA
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
AVDD | 5 | Power | Positive power supply |
AVSS | 3 | Power | Negative power supply |
CCOMP | 7 | Input | External compensation capacitor connection pin for VOUT. Addition of the external capacitor (470 pF, typical) improves the stability with high capacitive loads (up to 1 μF) at the VOUT pin by reducing the bandwidth of the output amplifier at the expense of increased settling time. |
FAULT | 12 | Output | FAULT pin. Open drain output. External 10-kΩ pullup resistor required. The pin goes low (active) when the FAULT condition is detected. |
GND | 19 | Ground | Digital and analog ground, connects to 0 V |
IOVDD | 17 | Power | IO pin power supply |
NC | 4, 6, 8, 18 | — | Must be left unconnected, pin floating |
SCLK | 14 | Input | Serial clock input of serial peripheral interface (SPI). Data can be transferred at rates up to 50 MHz. Schmitt-trigger logic input |
SDIN | 15 | Input | Serial data input. Data are clocked into the register on the falling edge of the serial clock input. Schmitt-trigger logic input |
SDO | 13 | Output | Serial data output. Data are valid on the rising or falling edge of SCLK set by FSDO. |
SYNC | 16 | Input | SPI bus chip select input (active low). Data bits are not clocked into the serial shift register unless SYNC is low. When SYNC is high, SDO is Hi-Z. |
VDD | 20 | Power | Digital and analog power supply |
VOUT | 9 | Output | DAC voltage output pin |
VREFGND | 2 | Input | Reference ground, connects to 0 V |
VREFIO | 1 | Input/output | Internal reference output or external reference input. Connect a 150-nF capacitor to ground. |
VSENSEN | 11 | Input | Connect to 0 V |
VSENSEP | 10 | Input | Sense output pin for the positive voltage output load connection |