JAJSFU7E December 2013 – March 2019 DLPC2607
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
ƒclock | Clock frequency, PCLK | 1 | 33.5 | MHz | |
tp_clkper | Clock period, PCLK | 50% reference points | 29.85 | 1000 | ns |
tp_clkjit | Clock jitter, PCLK(1) | Maximum ƒclock | (1) | (1) | |
tp_wh | Pulse duration low, PCLK | 50% reference points | 10 | ns | |
tp_wl | Pulse duration high, PCLK | 50% reference points | 10 | ns | |
tp_su | Setup time – HSYNC, DATEN, PDATA(23:0) valid before the active edge of PCLK | 50% reference points | 3 | ns | |
tp_h | Hold time – HSYNC, DATEN, PDATA(23:0) valid after the active edge of PCLK | 50% reference points | 3 | ns | |
tt | Transition time – All signals | 20% to 80% reference points | 0.2 | 4 | ns |