JAJSGV8B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The PWM frequency map control 2 register is shown in Figure 113 and described in Table 71.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | HB4_PWM_MAP | HB3_PWM_MAP | |||||
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7-6 | Reserved | R | 00b | Reserved |
3-2 | HB4_PWM_MAP | R/W | 000b |
00b = HB4 mapped to PWM channel 1 001b = HB4 mapped to PWM channel 2 010b = HB4 mapped to PWM channel 3 011b = HB4 mapped to PWM channel 4 100b = HB4 mapped to PWM channel 5 101b = HB4 mapped to PWM channel 6 110b = HB4 mapped to PWM channel 7 111b = HB4 mapped to PWM channel 8 |
1-0 | HB3_PWM_MAP | R/W | 000b |
00b = HB3 mapped to PWM channel 1 001b = HB3 mapped to PWM channel 2 010b = HB3 mapped to PWM channel 3 011b = HB3 mapped to PWM channel 4 100b = HB3 mapped to PWM channel 5 101b = HB3 mapped to PWM channel 6 110b = HB3 mapped to PWM channel 7 111b = HB3 mapped to PWM channel 8 |