JAJSGV8B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The free-wheeling control 2 register is shown in Figure 82 and described in Table 35.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | HB12_FW | HB11_FW | HB10_FW | HB9_FW | |||
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7-4 | Reserved | R/W | 0000b |
Reserved |
3 | HB12_FW | R/W | 0b |
0b = Passive free-wheeling on half-bridge 12 is enabled 1b = Active free-wheeling on half-bridge 12 is enabled |
2 | HB11_FW | R/W | 0b |
0b = Passive free-wheeling on half-bridge 11 is enabled 1b = Active free-wheeling on half-bridge 11 is enabled |
1 | HB10_FW | R/W | 0b |
0b = Passive free-wheeling on half-bridge 10 is enabled 1b = Active free-wheeling on half-bridge 10 is enabled |
0 | HB9_FW | R/W | 0b |
0b = Passive free-wheeling on half-bridge 9 is enabled 1b = Active free-wheeling on half-bridge 9 is enabled |