JAJSGV8B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The PWM Map Control 2 register is shown in Figure 84 and described in Table 37.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HB8_PWM_MAP | HB7_PWM_MAP | HB6_PWM_MAP | HB5_PWM_MAP | ||||
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7-6 | HB8_PWM_MAP | R/W | 00b |
00b = HB8 mapped to PWM channel 1 01b = HB8 mapped to PWM channel 2 10b = HB8 mapped to PWM channel 3 11b = HB8 mapped to PWM channel 4 |
5-4 | HB7_PWM_MAP | R/W | 00b |
00b = HB7 mapped to PWM channel 1 01b = HB7 mapped to PWM channel 2 10b = HB7 mapped to PWM channel 3 11b = HB7 mapped to PWM channel 4 |
3-2 | HB6_PWM_MAP | R/W | 00b |
00b = HB6 mapped to PWM channel 1 01b = HB6 mapped to PWM channel 2 10b = HB6 mapped to PWM channel 3 11b = HB6 mapped to PWM channel 4 |
1-0 | HB5_PWM_MAP | R/W | 00b |
00b = HB5 mapped to PWM channel 1 01b = HB5 mapped to PWM channel 2 10b = HB5 mapped to PWM channel 3 11b = HB5 mapped to PWM channel 4 |