JAJSGV8B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
If at any time the input supply voltage on the VM pin falls below the VUVLO threshold, all of the half-bridges are disabled, the charge pump is disabled, and the nFAULT pin is driven low as shown in Figure 49. The UVLO bit is also latched high in the IC status (IC_STAT) register. Normal operation resumes (driver operation and the nFAULT pin is released) when the VM undervoltage condition is removed. The UVLO bit remains set until cleared through the CLR_FLT bit.