JAJSSR6 January 2024 LMK5C33216AS1
PRODUCTION DATA
Figure 7-21 shows the PLL architecture implemented in the LMK5C33216AS1. The PLLs can be configured in the different PLL modes described in PLL Architecture Overview.
When a DPLL combines with an APLL in a feedback loop, the APLL must use the fixed 40-bit denominator. When the APLL works in an independent loop, like APLL1 and APLL3 in Figure 7-6 or APLLs in Figure 7-7, TI recommends selecting the 24-bit programmable denominator.