JAJSGX8C April 2002 – February 2019 SN65LVDT14 , SN65LVDT41
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |
---|---|---|---|---|---|---|
|VOD| | Differential output voltage magnitude | RL = 100 Ω,
See Figure 9 and Figure 12 |
247 | 340 | 454 | mV |
Δ|VOD| | Change in differential output voltage magnitude between logic states | –50 | 50 | |||
VOC(SS) | Steady-state common-mode output voltage | See Figure 13 | 1.125 | 1.375 | V | |
ΔVOC(SS) | Change in steady-state common-mode output voltage between logic states | –50 | 50 | mV | ||
VOC(PP) | Peak-to-peak common-mode output voltage | 50 | 150 | mV | ||
IIH | High-level input current | VIH = 2 V | 20 | µA | ||
IIL | Low-level input current | VIL = 0.8 V | 10 | µA | ||
IOS | Short-circuit output current | VOY or VOZ = 0 V | ±24 | mA | ||
VOD = 0 V | ±12 | |||||
IO(OFF) | Power-off output current | VCC = 1.5 V, VO = 2.4 V | ±1 | µA |