JAJSR70A December 2022 – September 2023 TAS6424R-Q1
PRODUCTION DATA
The SAP Control (serial audio-port control) register is shown in Figure 9-17 and described in Table 9-13.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INPUT SAMPLING RATE | 8 Ch TDM SLOT SELECT | TDM SLOT SIZE | TDM SLOT SELECT 2 | INPUT FORMAT | |||
R/W-00 | R/W-0 | R/W-0 | R/W-0 | R/W-100 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7–6 | INPUT SAMPLING RATE | R/W | 00 | 00: 44.1 kHz 01: 48 kHz 10: 96 kHz 11: RESERVED |
5 | 8 Ch TDM SLOT SELECT | R/W | 0 | 0: First four TDM slots 1: Last four TDM slots |
4 | TDM SLOT SIZE | R/W | 0 | 0: TDM slot size is 24-bit or 32-bit 1: TDM slot size is 16-bit |
3 | TDM SLOT SELECT 2 | R/W | 0 | See Section 9.3.1.4 for details.
0: Normal 1: Swapped |
2–0 | INPUT FORMAT | R/W | 100 | 000: 24-bit right justified 001: 20-bit right justified 010: 18-bit right justified 011: 16-bit right justified 100: I2S (16-bit or 24-bit) 101: Left justified (16-bit or 24-bit) 110: DSP mode (16-bit or 24-bit) 111: RESERVED |