2 Revision History
Changes from C Revision (November 2014) to D Revision
-
Changed description of I/O Voltage Range and MAC interfaces to clarify voltages. Go
-
Changed QFN to VQFN Go
-
Added package informationGo
-
Added note for oscillator voltage levelsGo
-
Updated Handling Ratings to ESD Ratings and moved Storage temperature to Absolute Maximum RatingsGo
-
Added parameters for dual-supply operationGo
-
Changed Thermal Table format Go
-
Added timing parameter for XI clock stability after power up. Go
-
Deleted CLK25MHz_OUTGo
-
Added note on impact of enabling Enhanced LED link on link blinkingGo
-
Changed format of table header. Go
-
Added note that the default transmit link pulse polarity is reversedGo
-
Changed Register Block to Register Maps Go
-
Added Compliance Test register. Go
-
Changed format of Register Table header row. Go
-
Changed VRCR bits 3:0 to RESERVED. Go
-
Changed Speed Selection register bit to RWGo
-
Changed Auto-Negotiation Enable register bit to RWGo
-
Added Reserved bitsGo
-
Added note that enabling Enhanced LED Link overrides the LED blinking functionality of PHYCR register bit 5Go
-
Changed default to inverted polarity Go
-
Added text in MLEDCR clarifying polarity of LED. Go
-
Added Compliance Test register, address 0x0027 Go
-
Changed Power Back Off Levels Go
-
Changed VRCR bits 3:0 to RESERVED Go
-
Changed "the same levels as the MII interface" to "operates at 3.3V or 2.5V VDD_IO levels" Go
-
Deleted partial list of recommended transformers Go
-
Changed recommendation for common mode chokes to requirement. Go
-
Deleted the amplitude of the oscillator should be a nominal voltage of 3.3V. Go
-
Added notes on oscillator supply voltage.Go
Changes from B Revision (January 2014) to C Revision
-
Deleted "(TLK106)"Go
-
Deleted "IEEE 802.3u 100BASE-FX Fiber Interface"Go
-
Deleted "Additionally, the TLK10xL supports 100Base-FX signaling via an external optical transceiver."Go
-
Deleted "SD_IN"Go
-
Deleted Redundant row "Power dissipation 200 mW"Go
-
Deleted DC Characteristics, SD_INGo
-
VTH1 - max value deleted, 200-mV typ value addedGo
-
Deleted FX TimingGo
-
Deleted 25MHz_OUT Clock TimingGo
-
Deleted FIBCR RegisterGo
-
Deleted Fiber Mode Control 2 and Fiber Mode Control 3Go
-
Deleted Fiber Mode ControlGo
-
Deleted Fiber Mode Control Register, Fiber Mode Control 2 and Fiber Mode Control 3Go
-
Deleted Bit[14] Fiber Mode ControlGo
-
Changed "Active WOL" to "Active Energy Saving"Go
-
Changed "Passive WOL" to "Passive Energy Saving"Go
-
Changed "1" to "0"Go
-
Deleted Fiber Mode Control Register (FIBCR)Go
-
Deleted Fiber Mode Control Register 2 (FIBCR2)Go
-
Deleted Fiber Mode Control Register 3 (FIBCR3)Go
-
Changed "WOL (Wake-On LAN)" to "Energy Saving"Go
-
Changed "WOL (Wake-On LAN)" to "Energy Saving"Go
Changes from A Revision (November 2013) to B Revision
-
Changed "Low Power Consumption: <205mW PHY and 275mW with Center Tap (Typical)" to "Low Power Consumption: <126mW PHY and 200mW with Center Tap (Typical, dual supplies)"Go
-
Changed "MII and RMII Interfaces" to "MII and RMII Capabilities"Go
-
Changed "Error-Free Operation up to 150 Meters Under Typical Conditions" to "Error-Free 100Base-T Operation up to 150 Meters Under Typical Conditions Error-Free 10Base-T Operation up to 300 Meters Under Typical Conditions"Go
-
Added operating conditions for single and dual suppliesGo
-
Changed title from "Active Power" to "Active Power, Single Supply Operation"Go
-
Added Dual Supply Operation tableGo
-
Added bit 10, Fast Link Down Mode enable, Drop the link based on descrambler link loss, adusted description of bits 3:0 to reflect 5 options instead of 4Go
-
Deleted " Allow the system to reset the PHY using register access."Go
-
Changed recommended transformer from Pulse HX1188 to Pulse HX1198Go
Changes from * Revision (August 2013) to A Revision
-
Updated Pin Layout, changed "VDD33_IO" to "VDD_IO"Go
-
Added maximum storage temperatureGo
-
Changed "... stable for minimum of 1ms ..." to "... stable for minimum of 1µs ..." (typo correction)Go
-
Changed titles, "100Base-TX ... Timing" to "100Base-TX / FX ... Timing"Go
-
Added Power Back Off Control Register (0AEh)Go
-
Registers 0010h - 001Fh moved from extended-addressing space to direct-addressing spaceGo
-
Changed default value for MDL_REV from 0001 to 0010Go
-
Changed Default value of interrupt-polarity bit from 0 to 1 Go
-
Updated RMII Control and Status Register bit 4 descriptionGo